stm32_hal_legacy.h 114 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307
  1. /**
  2. ******************************************************************************
  3. * @file stm32_hal_legacy.h
  4. * @author MCD Application Team
  5. * @version V1.3.0
  6. * @date 09-March-2015
  7. * @brief This file contains aliases definition for the STM32Cube HAL constants
  8. * macros and functions maintained for legacy purpose.
  9. ******************************************************************************
  10. * @attention
  11. *
  12. * <h2><center>&copy; COPYRIGHT(c) 2015 STMicroelectronics</center></h2>
  13. *
  14. * Redistribution and use in source and binary forms, with or without modification,
  15. * are permitted provided that the following conditions are met:
  16. * 1. Redistributions of source code must retain the above copyright notice,
  17. * this list of conditions and the following disclaimer.
  18. * 2. Redistributions in binary form must reproduce the above copyright notice,
  19. * this list of conditions and the following disclaimer in the documentation
  20. * and/or other materials provided with the distribution.
  21. * 3. Neither the name of STMicroelectronics nor the names of its contributors
  22. * may be used to endorse or promote products derived from this software
  23. * without specific prior written permission.
  24. *
  25. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  26. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  27. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  28. * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
  29. * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  30. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
  31. * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
  32. * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
  33. UART * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  34. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  35. *
  36. ******************************************************************************
  37. */
  38. /* Define to prevent recursive inclusion -------------------------------------*/
  39. #ifndef __STM32_HAL_LEGACY
  40. #define __STM32_HAL_LEGACY
  41. #ifdef __cplusplus
  42. extern "C" {
  43. #endif
  44. /* Includes ------------------------------------------------------------------*/
  45. /* Exported types ------------------------------------------------------------*/
  46. /* Exported constants --------------------------------------------------------*/
  47. /** @defgroup HAL_AES_Aliased_Defines HAL CRYP Aliased Defines maintained for legacy purpose
  48. * @{
  49. */
  50. #define AES_FLAG_RDERR CRYP_FLAG_RDERR
  51. #define AES_FLAG_WRERR CRYP_FLAG_WRERR
  52. #define AES_CLEARFLAG_CCF CRYP_CLEARFLAG_CCF
  53. #define AES_CLEARFLAG_RDERR CRYP_CLEARFLAG_RDERR
  54. #define AES_CLEARFLAG_WRERR CRYP_CLEARFLAG_WRERR
  55. /**
  56. * @}
  57. */
  58. /** @defgroup HAL_ADC_Aliased_Defines HAL ADC Aliased Defines maintained for legacy purpose
  59. * @{
  60. */
  61. #define ADC_RESOLUTION12b ADC_RESOLUTION_12B
  62. #define ADC_RESOLUTION10b ADC_RESOLUTION_10B
  63. #define ADC_RESOLUTION8b ADC_RESOLUTION_8B
  64. #define ADC_RESOLUTION6b ADC_RESOLUTION_6B
  65. #define OVR_DATA_OVERWRITTEN ADC_OVR_DATA_OVERWRITTEN
  66. #define OVR_DATA_PRESERVED ADC_OVR_DATA_PRESERVED
  67. #define EOC_SINGLE_CONV ADC_EOC_SINGLE_CONV
  68. #define EOC_SEQ_CONV ADC_EOC_SEQ_CONV
  69. #define EOC_SINGLE_SEQ_CONV ADC_EOC_SINGLE_SEQ_CONV
  70. #define REGULAR_GROUP ADC_REGULAR_GROUP
  71. #define INJECTED_GROUP ADC_INJECTED_GROUP
  72. #define REGULAR_INJECTED_GROUP ADC_REGULAR_INJECTED_GROUP
  73. #define AWD_EVENT ADC_AWD_EVENT
  74. #define AWD1_EVENT ADC_AWD1_EVENT
  75. #define AWD2_EVENT ADC_AWD2_EVENT
  76. #define AWD3_EVENT ADC_AWD3_EVENT
  77. #define OVR_EVENT ADC_OVR_EVENT
  78. #define JQOVF_EVENT ADC_JQOVF_EVENT
  79. #define ALL_CHANNELS ADC_ALL_CHANNELS
  80. #define REGULAR_CHANNELS ADC_REGULAR_CHANNELS
  81. #define INJECTED_CHANNELS ADC_INJECTED_CHANNELS
  82. #define SYSCFG_FLAG_SENSOR_ADC ADC_FLAG_SENSOR
  83. #define SYSCFG_FLAG_VREF_ADC ADC_FLAG_VREFINT
  84. #define ADC_EXTERNALTRIG0_T6_TRGO ADC_EXTERNALTRIGCONV_T6_TRGO
  85. #define ADC_EXTERNALTRIG1_T21_CC2 ADC_EXTERNALTRIGCONV_T21_CC2
  86. #define ADC_EXTERNALTRIG2_T2_TRGO ADC_EXTERNALTRIGCONV_T2_TRGO
  87. #define ADC_EXTERNALTRIG3_T2_CC4 ADC_EXTERNALTRIGCONV_T2_CC4
  88. #define ADC_EXTERNALTRIG4_T22_TRGO ADC_EXTERNALTRIGCONV_T22_TRGO
  89. #define ADC_EXTERNALTRIG7_EXT_IT11 ADC_EXTERNALTRIGCONV_EXT_IT11
  90. #define ADC_CLOCK_ASYNC ADC_CLOCK_ASYNC_DIV1
  91. #define ADC_EXTERNALTRIG_EDGE_NONE ADC_EXTERNALTRIGCONVEDGE_NONE
  92. #define ADC_EXTERNALTRIG_EDGE_RISING ADC_EXTERNALTRIGCONVEDGE_RISING
  93. #define ADC_EXTERNALTRIG_EDGE_FALLING ADC_EXTERNALTRIGCONVEDGE_FALLING
  94. #define ADC_EXTERNALTRIG_EDGE_RISINGFALLING ADC_EXTERNALTRIGCONVEDGE_RISINGFALLING
  95. /**
  96. * @}
  97. */
  98. /** @defgroup HAL_CEC_Aliased_Defines HAL CEC Aliased Defines maintained for legacy purpose
  99. * @{
  100. */
  101. #define __HAL_CEC_GET_IT __HAL_CEC_GET_FLAG
  102. /**
  103. * @}
  104. */
  105. /** @defgroup HAL_COMP_Aliased_Defines HAL COMP Aliased Defines maintained for legacy purpose
  106. * @{
  107. */
  108. #define COMP_WINDOWMODE_DISABLED COMP_WINDOWMODE_DISABLE
  109. #define COMP_WINDOWMODE_ENABLED COMP_WINDOWMODE_ENABLE
  110. #define COMP_EXTI_LINE_COMP1_EVENT COMP_EXTI_LINE_COMP1
  111. #define COMP_EXTI_LINE_COMP2_EVENT COMP_EXTI_LINE_COMP2
  112. /**
  113. * @}
  114. */
  115. /** @defgroup HAL_CRC_Aliased_Defines HAL CRC Aliased Defines maintained for legacy purpose
  116. * @{
  117. */
  118. #define CRC_OUTPUTDATA_INVERSION_DISABLED CRC_OUTPUTDATA_INVERSION_DISABLE
  119. #define CRC_OUTPUTDATA_INVERSION_ENABLED CRC_OUTPUTDATA_INVERSION_ENABLE
  120. /**
  121. * @}
  122. */
  123. /** @defgroup HAL_DAC_Aliased_Defines HAL DAC Aliased Defines maintained for legacy purpose
  124. * @{
  125. */
  126. #define DAC1_CHANNEL_1 DAC_CHANNEL_1
  127. #define DAC1_CHANNEL_2 DAC_CHANNEL_2
  128. #define DAC2_CHANNEL_1 DAC_CHANNEL_1
  129. #define DAC_WAVE_NONE ((uint32_t)0x00000000)
  130. #define DAC_WAVE_NOISE ((uint32_t)DAC_CR_WAVE1_0)
  131. #define DAC_WAVE_TRIANGLE ((uint32_t)DAC_CR_WAVE1_1)
  132. #define DAC_WAVEGENERATION_NONE DAC_WAVE_NONE
  133. #define DAC_WAVEGENERATION_NOISE DAC_WAVE_NOISE
  134. #define DAC_WAVEGENERATION_TRIANGLE DAC_WAVE_TRIANGLE
  135. /**
  136. * @}
  137. */
  138. /** @defgroup HAL_FLASH_Aliased_Defines HAL FLASH Aliased Defines maintained for legacy purpose
  139. * @{
  140. */
  141. #define TYPEPROGRAM_BYTE FLASH_TYPEPROGRAM_BYTE
  142. #define TYPEPROGRAM_HALFWORD FLASH_TYPEPROGRAM_HALFWORD
  143. #define TYPEPROGRAM_WORD FLASH_TYPEPROGRAM_WORD
  144. #define TYPEPROGRAM_DOUBLEWORD FLASH_TYPEPROGRAM_DOUBLEWORD
  145. #define TYPEERASE_SECTORS FLASH_TYPEERASE_SECTORS
  146. #define TYPEERASE_PAGES FLASH_TYPEERASE_PAGES
  147. #define TYPEERASE_PAGEERASE FLASH_TYPEERASE_PAGES
  148. #define TYPEERASE_MASSERASE FLASH_TYPEERASE_MASSERASE
  149. #define WRPSTATE_DISABLE OB_WRPSTATE_DISABLE
  150. #define WRPSTATE_ENABLE OB_WRPSTATE_ENABLE
  151. #define HAL_FLASH_TIMEOUT_VALUE FLASH_TIMEOUT_VALUE
  152. #define OBEX_PCROP OPTIONBYTE_PCROP
  153. #define OBEX_BOOTCONFIG OPTIONBYTE_BOOTCONFIG
  154. #define PCROPSTATE_DISABLE OB_PCROP_STATE_DISABLE
  155. #define PCROPSTATE_ENABLE OB_PCROP_STATE_ENABLE
  156. #define TYPEERASEDATA_BYTE FLASH_TYPEERASEDATA_BYTE
  157. #define TYPEERASEDATA_HALFWORD FLASH_TYPEERASEDATA_HALFWORD
  158. #define TYPEERASEDATA_WORD FLASH_TYPEERASEDATA_WORD
  159. #define TYPEPROGRAMDATA_BYTE FLASH_TYPEPROGRAMDATA_BYTE
  160. #define TYPEPROGRAMDATA_HALFWORD FLASH_TYPEPROGRAMDATA_HALFWORD
  161. #define TYPEPROGRAMDATA_WORD FLASH_TYPEPROGRAMDATA_WORD
  162. #define TYPEPROGRAMDATA_FASTBYTE FLASH_TYPEPROGRAMDATA_FASTBYTE
  163. #define TYPEPROGRAMDATA_FASTHALFWORD FLASH_TYPEPROGRAMDATA_FASTHALFWORD
  164. #define TYPEPROGRAMDATA_FASTWORD FLASH_TYPEPROGRAMDATA_FASTWORD
  165. #define PAGESIZE FLASH_PAGE_SIZE
  166. #define TYPEPROGRAM_FASTBYTE FLASH_TYPEPROGRAM_BYTE
  167. #define TYPEPROGRAM_FASTHALFWORD FLASH_TYPEPROGRAM_HALFWORD
  168. #define TYPEPROGRAM_FASTWORD FLASH_TYPEPROGRAM_WORD
  169. #define VOLTAGE_RANGE_1 FLASH_VOLTAGE_RANGE_1
  170. #define VOLTAGE_RANGE_2 FLASH_VOLTAGE_RANGE_2
  171. #define VOLTAGE_RANGE_3 FLASH_VOLTAGE_RANGE_3
  172. #define VOLTAGE_RANGE_4 FLASH_VOLTAGE_RANGE_4
  173. #define TYPEPROGRAM_FAST FLASH_TYPEPROGRAM_FAST
  174. #define TYPEPROGRAM_FAST_AND_LAST FLASH_TYPEPROGRAM_FAST_AND_LAST
  175. #define WRPAREA_BANK1_AREAA OB_WRPAREA_BANK1_AREAA
  176. #define WRPAREA_BANK1_AREAB OB_WRPAREA_BANK1_AREAB
  177. #define WRPAREA_BANK2_AREAA OB_WRPAREA_BANK2_AREAA
  178. #define WRPAREA_BANK2_AREAB OB_WRPAREA_BANK2_AREAB
  179. #define IWDG_STDBY_FREEZE OB_IWDG_STDBY_FREEZE
  180. #define IWDG_STDBY_ACTIVE OB_IWDG_STDBY_RUN
  181. #define IWDG_STOP_FREEZE OB_IWDG_STOP_FREEZE
  182. #define IWDG_STOP_ACTIVE OB_IWDG_STOP_RUN
  183. #define IS_NBSECTORS IS_FLASH_NBSECTORS
  184. #define FLASH_ERROR_NONE HAL_FLASH_ERROR_NONE
  185. #define FLASH_ERROR_RD HAL_FLASH_ERROR_RD
  186. #define FLASH_ERROR_PG HAL_FLASH_ERROR_PROG
  187. #define FLASH_ERROR_PGP HAL_FLASH_ERROR_PGS
  188. #define FLASH_ERROR_WRP HAL_FLASH_ERROR_WRP
  189. #define FLASH_ERROR_OPTV HAL_FLASH_ERROR_OPTV
  190. #define FLASH_ERROR_OPTVUSR HAL_FLASH_ERROR_OPTVUSR
  191. #define FLASH_ERROR_PROG HAL_FLASH_ERROR_PROG
  192. #define FLASH_ERROR_OP HAL_FLASH_ERROR_OPERATION
  193. #define FLASH_ERROR_PGA HAL_FLASH_ERROR_PGA
  194. #define FLASH_ERROR_SIZE HAL_FLASH_ERROR_SIZE
  195. #define FLASH_ERROR_SIZ HAL_FLASH_ERROR_SIZE
  196. #define FLASH_ERROR_PGS HAL_FLASH_ERROR_PGS
  197. #define FLASH_ERROR_MIS HAL_FLASH_ERROR_MIS
  198. #define FLASH_ERROR_FAST HAL_FLASH_ERROR_FAST
  199. #define FLASH_ERROR_FWWERR HAL_FLASH_ERROR_FWWERR
  200. #define FLASH_ERROR_NOTZERO HAL_FLASH_ERROR_NOTZERO
  201. #define FLASH_ERROR_OPERATION HAL_FLASH_ERROR_OPERATION
  202. #define FLASH_ERROR_ERS HAL_FLASH_ERROR_ERS
  203. /**
  204. * @}
  205. */
  206. /** @defgroup HAL_SYSCFG_Aliased_Defines HAL SYSCFG Aliased Defines maintained for legacy purpose
  207. * @{
  208. */
  209. #define SYSCFG_FASTMODEPLUS_I2C_PB6 I2C_FASTMODEPLUS_PB6
  210. #define SYSCFG_FASTMODEPLUS_I2C_PB7 I2C_FASTMODEPLUS_PB7
  211. #define SYSCFG_FASTMODEPLUS_I2C_PB8 I2C_FASTMODEPLUS_PB8
  212. #define SYSCFG_FASTMODEPLUS_I2C_PB9 I2C_FASTMODEPLUS_PB9
  213. #define SYSCFG_FASTMODEPLUS_I2C1 I2C_FASTMODEPLUS_I2C1
  214. #define SYSCFG_FASTMODEPLUS_I2C2 I2C_FASTMODEPLUS_I2C2
  215. #define SYSCFG_FASTMODEPLUS_I2C3 I2C_FASTMODEPLUS_I2C3
  216. /**
  217. * @}
  218. */
  219. /** @defgroup LL_FSMC_Aliased_Defines LL FSMC Aliased Defines maintained for legacy purpose
  220. * @{
  221. */
  222. #define FSMC_NORSRAM_TYPEDEF FSMC_NORSRAM_TypeDef
  223. #define FSMC_NORSRAM_EXTENDED_TYPEDEF FSMC_NORSRAM_EXTENDED_TypeDef
  224. /**
  225. * @}
  226. */
  227. /** @defgroup HAL_GPIO_Aliased_Macros HAL GPIO Aliased Macros maintained for legacy purpose
  228. * @{
  229. */
  230. #define GET_GPIO_SOURCE GPIO_GET_INDEX
  231. #define GET_GPIO_INDEX GPIO_GET_INDEX
  232. /**
  233. * @}
  234. */
  235. /** @defgroup HAL_I2C_Aliased_Defines HAL I2C Aliased Defines maintained for legacy purpose
  236. * @{
  237. */
  238. #define I2C_DUALADDRESS_DISABLED I2C_DUALADDRESS_DISABLE
  239. #define I2C_DUALADDRESS_ENABLED I2C_DUALADDRESS_ENABLE
  240. #define I2C_GENERALCALL_DISABLED I2C_GENERALCALL_DISABLE
  241. #define I2C_GENERALCALL_ENABLED I2C_GENERALCALL_ENABLE
  242. #define I2C_NOSTRETCH_DISABLED I2C_NOSTRETCH_DISABLE
  243. #define I2C_NOSTRETCH_ENABLED I2C_NOSTRETCH_ENABLE
  244. #define I2C_ANALOGFILTER_ENABLED I2C_ANALOGFILTER_ENABLE
  245. #define I2C_ANALOGFILTER_DISABLED I2C_ANALOGFILTER_DISABLE
  246. /**
  247. * @}
  248. */
  249. /** @defgroup HAL_IRDA_Aliased_Defines HAL IRDA Aliased Defines maintained for legacy purpose
  250. * @{
  251. */
  252. #define IRDA_ONE_BIT_SAMPLE_DISABLED IRDA_ONE_BIT_SAMPLE_DISABLE
  253. #define IRDA_ONE_BIT_SAMPLE_ENABLED IRDA_ONE_BIT_SAMPLE_ENABLE
  254. /**
  255. * @}
  256. */
  257. /** @defgroup HAL_IWDG_Aliased_Defines HAL IWDG Aliased Defines maintained for legacy purpose
  258. * @{
  259. */
  260. #define KR_KEY_RELOAD IWDG_KEY_RELOAD
  261. #define KR_KEY_ENABLE IWDG_KEY_ENABLE
  262. #define KR_KEY_EWA IWDG_KEY_WRITE_ACCESS_ENABLE
  263. #define KR_KEY_DWA IWDG_KEY_WRITE_ACCESS_DISABLE
  264. /**
  265. * @}
  266. */
  267. /** @defgroup HAL_LPTIM_Aliased_Defines HAL LPTIM Aliased Defines maintained for legacy purpose
  268. * @{
  269. */
  270. #define LPTIM_CLOCKSAMPLETIME_DIRECTTRANSISTION LPTIM_CLOCKSAMPLETIME_DIRECTTRANSITION
  271. #define LPTIM_CLOCKSAMPLETIME_2TRANSISTIONS LPTIM_CLOCKSAMPLETIME_2TRANSITIONS
  272. #define LPTIM_CLOCKSAMPLETIME_4TRANSISTIONS LPTIM_CLOCKSAMPLETIME_4TRANSITIONS
  273. #define LPTIM_CLOCKSAMPLETIME_8TRANSISTIONS LPTIM_CLOCKSAMPLETIME_8TRANSITIONS
  274. #define LPTIM_CLOCKPOLARITY_RISINGEDGE LPTIM_CLOCKPOLARITY_RISING
  275. #define LPTIM_CLOCKPOLARITY_FALLINGEDGE LPTIM_CLOCKPOLARITY_FALLING
  276. #define LPTIM_CLOCKPOLARITY_BOTHEDGES LPTIM_CLOCKPOLARITY_RISING_FALLING
  277. /**
  278. * @}
  279. */
  280. /** @defgroup HAL_NAND_Aliased_Defines HAL NAND Aliased Defines maintained for legacy purpose
  281. * @{
  282. */
  283. #define NAND_AddressTypedef NAND_AddressTypeDef
  284. #define __ARRAY_ADDRESS ARRAY_ADDRESS
  285. #define __ADDR_1st_CYCLE ADDR_1ST_CYCLE
  286. #define __ADDR_2nd_CYCLE ADDR_2ND_CYCLE
  287. #define __ADDR_3rd_CYCLE ADDR_3RD_CYCLE
  288. #define __ADDR_4th_CYCLE ADDR_4TH_CYCLE
  289. /**
  290. * @}
  291. */
  292. /** @defgroup HAL_NOR_Aliased_Defines HAL NOR Aliased Defines maintained for legacy purpose
  293. * @{
  294. */
  295. #define NOR_StatusTypedef HAL_NOR_StatusTypeDef
  296. #define NOR_SUCCESS HAL_NOR_STATUS_SUCCESS
  297. #define NOR_ONGOING HAL_NOR_STATUS_ONGOING
  298. #define NOR_ERROR HAL_NOR_STATUS_ERROR
  299. #define NOR_TIMEOUT HAL_NOR_STATUS_TIMEOUT
  300. #define __NOR_WRITE NOR_WRITE
  301. #define __NOR_ADDR_SHIFT NOR_ADDR_SHIFT
  302. /**
  303. * @}
  304. */
  305. /** @defgroup HAL_OPAMP_Aliased_Defines HAL OPAMP Aliased Defines maintained for legacy purpose
  306. * @{
  307. */
  308. #define OPAMP_NONINVERTINGINPUT_VP0 OPAMP_NONINVERTINGINPUT_IO0
  309. #define OPAMP_NONINVERTINGINPUT_VP1 OPAMP_NONINVERTINGINPUT_IO1
  310. #define OPAMP_NONINVERTINGINPUT_VP2 OPAMP_NONINVERTINGINPUT_IO2
  311. #define OPAMP_NONINVERTINGINPUT_VP3 OPAMP_NONINVERTINGINPUT_IO3
  312. #define OPAMP_SEC_NONINVERTINGINPUT_VP0 OPAMP_SEC_NONINVERTINGINPUT_IO0
  313. #define OPAMP_SEC_NONINVERTINGINPUT_VP1 OPAMP_SEC_NONINVERTINGINPUT_IO1
  314. #define OPAMP_SEC_NONINVERTINGINPUT_VP2 OPAMP_SEC_NONINVERTINGINPUT_IO2
  315. #define OPAMP_SEC_NONINVERTINGINPUT_VP3 OPAMP_SEC_NONINVERTINGINPUT_IO3
  316. #define OPAMP_INVERTINGINPUT_VM0 OPAMP_INVERTINGINPUT_IO0
  317. #define OPAMP_INVERTINGINPUT_VM1 OPAMP_INVERTINGINPUT_IO1
  318. #define IOPAMP_INVERTINGINPUT_VM0 OPAMP_INVERTINGINPUT_IO0
  319. #define IOPAMP_INVERTINGINPUT_VM1 OPAMP_INVERTINGINPUT_IO1
  320. #define OPAMP_SEC_INVERTINGINPUT_VM0 OPAMP_SEC_INVERTINGINPUT_IO0
  321. #define OPAMP_SEC_INVERTINGINPUT_VM1 OPAMP_SEC_INVERTINGINPUT_IO1
  322. #define OPAMP_INVERTINGINPUT_VINM OPAMP_SEC_INVERTINGINPUT_IO1
  323. #define OPAMP_PGACONNECT_NO OPAMP_PGA_CONNECT_INVERTINGINPUT_NO
  324. #define OPAMP_PGACONNECT_VM0 OPAMP_PGA_CONNECT_INVERTINGINPUT_IO0
  325. #define OPAMP_PGACONNECT_VM1 OPAMP_PGA_CONNECT_INVERTINGINPUT_IO1
  326. /**
  327. * @}
  328. */
  329. /** @defgroup HAL_I2S_Aliased_Defines HAL I2S Aliased Defines maintained for legacy purpose
  330. * @{
  331. */
  332. #define I2S_STANDARD_PHILLIPS I2S_STANDARD_PHILIPS
  333. /**
  334. * @}
  335. */
  336. /** @defgroup HAL_PCCARD_Aliased_Defines HAL PCCARD Aliased Defines maintained for legacy purpose
  337. * @{
  338. */
  339. /* Compact Flash-ATA registers description */
  340. #define CF_DATA ATA_DATA
  341. #define CF_SECTOR_COUNT ATA_SECTOR_COUNT
  342. #define CF_SECTOR_NUMBER ATA_SECTOR_NUMBER
  343. #define CF_CYLINDER_LOW ATA_CYLINDER_LOW
  344. #define CF_CYLINDER_HIGH ATA_CYLINDER_HIGH
  345. #define CF_CARD_HEAD ATA_CARD_HEAD
  346. #define CF_STATUS_CMD ATA_STATUS_CMD
  347. #define CF_STATUS_CMD_ALTERNATE ATA_STATUS_CMD_ALTERNATE
  348. #define CF_COMMON_DATA_AREA ATA_COMMON_DATA_AREA
  349. /* Compact Flash-ATA commands */
  350. #define CF_READ_SECTOR_CMD ATA_READ_SECTOR_CMD
  351. #define CF_WRITE_SECTOR_CMD ATA_WRITE_SECTOR_CMD
  352. #define CF_ERASE_SECTOR_CMD ATA_ERASE_SECTOR_CMD
  353. #define CF_IDENTIFY_CMD ATA_IDENTIFY_CMD
  354. #define PCCARD_StatusTypedef HAL_PCCARD_StatusTypeDef
  355. #define PCCARD_SUCCESS HAL_PCCARD_STATUS_SUCCESS
  356. #define PCCARD_ONGOING HAL_PCCARD_STATUS_ONGOING
  357. #define PCCARD_ERROR HAL_PCCARD_STATUS_ERROR
  358. #define PCCARD_TIMEOUT HAL_PCCARD_STATUS_TIMEOUT
  359. /**
  360. * @}
  361. */
  362. /** @defgroup HAL_RTC_Aliased_Defines HAL RTC Aliased Defines maintained for legacy purpose
  363. * @{
  364. */
  365. #define FORMAT_BIN RTC_FORMAT_BIN
  366. #define FORMAT_BCD RTC_FORMAT_BCD
  367. #define RTC_ALARMSUBSECONDMASK_None RTC_ALARMSUBSECONDMASK_NONE
  368. #define RTC_TAMPERERASEBACKUP_ENABLED RTC_TAMPER_ERASE_BACKUP_ENABLE
  369. #define RTC_TAMPERERASEBACKUP_DISABLED RTC_TAMPER_ERASE_BACKUP_DISABLE
  370. #define RTC_TAMPERMASK_FLAG_DISABLED RTC_TAMPERMASK_FLAG_DISABLE
  371. #define RTC_TAMPERMASK_FLAG_ENABLED RTC_TAMPERMASK_FLAG_ENABLE
  372. #define RTC_MASKTAMPERFLAG_DISABLED RTC_TAMPERMASK_FLAG_DISABLE
  373. #define RTC_MASKTAMPERFLAG_ENABLED RTC_TAMPERMASK_FLAG_ENABLE
  374. #define RTC_TAMPERERASEBACKUP_ENABLED RTC_TAMPER_ERASE_BACKUP_ENABLE
  375. #define RTC_TAMPERERASEBACKUP_DISABLED RTC_TAMPER_ERASE_BACKUP_DISABLE
  376. #define RTC_MASKTAMPERFLAG_DISABLED RTC_TAMPERMASK_FLAG_DISABLE
  377. #define RTC_MASKTAMPERFLAG_ENABLED RTC_TAMPERMASK_FLAG_ENABLE
  378. #define RTC_TAMPER1_2_INTERRUPT RTC_ALL_TAMPER_INTERRUPT
  379. #define RTC_TAMPER1_2_3_INTERRUPT RTC_ALL_TAMPER_INTERRUPT
  380. /**
  381. * @}
  382. */
  383. /** @defgroup HAL_SMARTCARD_Aliased_Defines HAL SMARTCARD Aliased Defines maintained for legacy purpose
  384. * @{
  385. */
  386. #define SMARTCARD_NACK_ENABLED SMARTCARD_NACK_ENABLE
  387. #define SMARTCARD_NACK_DISABLED SMARTCARD_NACK_DISABLE
  388. #define SMARTCARD_ONEBIT_SAMPLING_DISABLED SMARTCARD_ONE_BIT_SAMPLE_DISABLE
  389. #define SMARTCARD_ONEBIT_SAMPLING_ENABLED SMARTCARD_ONE_BIT_SAMPLE_ENABLE
  390. #define SMARTCARD_ONEBIT_SAMPLING_DISABLE SMARTCARD_ONE_BIT_SAMPLE_DISABLE
  391. #define SMARTCARD_ONEBIT_SAMPLING_ENABLE SMARTCARD_ONE_BIT_SAMPLE_ENABLE
  392. #define SMARTCARD_TIMEOUT_DISABLED SMARTCARD_TIMEOUT_DISABLE
  393. #define SMARTCARD_TIMEOUT_ENABLED SMARTCARD_TIMEOUT_ENABLE
  394. #define SMARTCARD_LASTBIT_DISABLED SMARTCARD_LASTBIT_DISABLE
  395. #define SMARTCARD_LASTBIT_ENABLED SMARTCARD_LASTBIT_ENABLE
  396. /**
  397. * @}
  398. */
  399. /** @defgroup HAL_SMBUS_Aliased_Defines HAL SMBUS Aliased Defines maintained for legacy purpose
  400. * @{
  401. */
  402. #define SMBUS_DUALADDRESS_DISABLED SMBUS_DUALADDRESS_DISABLE
  403. #define SMBUS_DUALADDRESS_ENABLED SMBUS_DUALADDRESS_ENABLE
  404. #define SMBUS_GENERALCALL_DISABLED SMBUS_GENERALCALL_DISABLE
  405. #define SMBUS_GENERALCALL_ENABLED SMBUS_GENERALCALL_ENABLE
  406. #define SMBUS_NOSTRETCH_DISABLED SMBUS_NOSTRETCH_DISABLE
  407. #define SMBUS_NOSTRETCH_ENABLED SMBUS_NOSTRETCH_ENABLE
  408. #define SMBUS_ANALOGFILTER_ENABLED SMBUS_ANALOGFILTER_ENABLE
  409. #define SMBUS_ANALOGFILTER_DISABLED SMBUS_ANALOGFILTER_DISABLE
  410. #define HAL_SMBUS_STATE_SLAVE_LISTEN HAL_SMBUS_STATE_LISTEN
  411. /**
  412. * @}
  413. */
  414. /** @defgroup HAL_SPI_Aliased_Defines HAL SPI Aliased Defines maintained for legacy purpose
  415. * @{
  416. */
  417. #define SPI_TIMODE_DISABLED SPI_TIMODE_DISABLE
  418. #define SPI_TIMODE_ENABLED SPI_TIMODE_ENABLE
  419. #define SPI_CRCCALCULATION_DISABLED SPI_CRCCALCULATION_DISABLE
  420. #define SPI_CRCCALCULATION_ENABLED SPI_CRCCALCULATION_ENABLE
  421. #define SPI_NSS_PULSE_DISABLED SPI_NSS_PULSE_DISABLE
  422. #define SPI_NSS_PULSE_ENABLED SPI_NSS_PULSE_ENABLE
  423. /**
  424. * @}
  425. */
  426. /** @defgroup HAL_TIM_Aliased_Defines HAL TIM Aliased Defines maintained for legacy purpose
  427. * @{
  428. */
  429. #define CCER_CCxE_MASK TIM_CCER_CCxE_MASK
  430. #define CCER_CCxNE_MASK TIM_CCER_CCxNE_MASK
  431. #define TIM_DMABase_CR1 TIM_DMABASE_CR1
  432. #define TIM_DMABase_CR2 TIM_DMABASE_CR2
  433. #define TIM_DMABase_SMCR TIM_DMABASE_SMCR
  434. #define TIM_DMABase_DIER TIM_DMABASE_DIER
  435. #define TIM_DMABase_SR TIM_DMABASE_SR
  436. #define TIM_DMABase_EGR TIM_DMABASE_EGR
  437. #define TIM_DMABase_CCMR1 TIM_DMABASE_CCMR1
  438. #define TIM_DMABase_CCMR2 TIM_DMABASE_CCMR2
  439. #define TIM_DMABase_CCER TIM_DMABASE_CCER
  440. #define TIM_DMABase_CNT TIM_DMABASE_CNT
  441. #define TIM_DMABase_PSC TIM_DMABASE_PSC
  442. #define TIM_DMABase_ARR TIM_DMABASE_ARR
  443. #define TIM_DMABase_RCR TIM_DMABASE_RCR
  444. #define TIM_DMABase_CCR1 TIM_DMABASE_CCR1
  445. #define TIM_DMABase_CCR2 TIM_DMABASE_CCR2
  446. #define TIM_DMABase_CCR3 TIM_DMABASE_CCR3
  447. #define TIM_DMABase_CCR4 TIM_DMABASE_CCR4
  448. #define TIM_DMABase_BDTR TIM_DMABASE_BDTR
  449. #define TIM_DMABase_DCR TIM_DMABASE_DCR
  450. #define TIM_DMABase_DMAR TIM_DMABASE_DMAR
  451. #define TIM_DMABase_OR1 TIM_DMABASE_OR1
  452. #define TIM_DMABase_CCMR3 TIM_DMABASE_CCMR3
  453. #define TIM_DMABase_CCR5 TIM_DMABASE_CCR5
  454. #define TIM_DMABase_CCR6 TIM_DMABASE_CCR6
  455. #define TIM_DMABase_OR2 TIM_DMABASE_OR2
  456. #define TIM_DMABase_OR3 TIM_DMABASE_OR3
  457. #define TIM_DMABase_OR TIM_DMABASE_OR
  458. #define TIM_EventSource_Update TIM_EVENTSOURCE_UPDATE
  459. #define TIM_EventSource_CC1 TIM_EVENTSOURCE_CC1
  460. #define TIM_EventSource_CC2 TIM_EVENTSOURCE_CC2
  461. #define TIM_EventSource_CC3 TIM_EVENTSOURCE_CC3
  462. #define TIM_EventSource_CC4 TIM_EVENTSOURCE_CC4
  463. #define TIM_EventSource_COM TIM_EVENTSOURCE_COM
  464. #define TIM_EventSource_Trigger TIM_EVENTSOURCE_TRIGGER
  465. #define TIM_EventSource_Break TIM_EVENTSOURCE_BREAK
  466. #define TIM_EventSource_Break2 TIM_EVENTSOURCE_BREAK2
  467. #define TIM_DMABurstLength_1Transfer TIM_DMABURSTLENGTH_1TRANSFER
  468. #define TIM_DMABurstLength_2Transfers TIM_DMABURSTLENGTH_2TRANSFERS
  469. #define TIM_DMABurstLength_3Transfers TIM_DMABURSTLENGTH_3TRANSFERS
  470. #define TIM_DMABurstLength_4Transfers TIM_DMABURSTLENGTH_4TRANSFERS
  471. #define TIM_DMABurstLength_5Transfers TIM_DMABURSTLENGTH_5TRANSFERS
  472. #define TIM_DMABurstLength_6Transfers TIM_DMABURSTLENGTH_6TRANSFERS
  473. #define TIM_DMABurstLength_7Transfers TIM_DMABURSTLENGTH_7TRANSFERS
  474. #define TIM_DMABurstLength_8Transfers TIM_DMABURSTLENGTH_8TRANSFERS
  475. #define TIM_DMABurstLength_9Transfers TIM_DMABURSTLENGTH_9TRANSFERS
  476. #define TIM_DMABurstLength_10Transfers TIM_DMABURSTLENGTH_10TRANSFERS
  477. #define TIM_DMABurstLength_11Transfers TIM_DMABURSTLENGTH_11TRANSFERS
  478. #define TIM_DMABurstLength_12Transfers TIM_DMABURSTLENGTH_12TRANSFERS
  479. #define TIM_DMABurstLength_13Transfers TIM_DMABURSTLENGTH_13TRANSFERS
  480. #define TIM_DMABurstLength_14Transfers TIM_DMABURSTLENGTH_14TRANSFERS
  481. #define TIM_DMABurstLength_15Transfers TIM_DMABURSTLENGTH_15TRANSFERS
  482. #define TIM_DMABurstLength_16Transfers TIM_DMABURSTLENGTH_16TRANSFERS
  483. #define TIM_DMABurstLength_17Transfers TIM_DMABURSTLENGTH_17TRANSFERS
  484. #define TIM_DMABurstLength_18Transfers TIM_DMABURSTLENGTH_18TRANSFERS
  485. /**
  486. * @}
  487. */
  488. /** @defgroup HAL_TSC_Aliased_Defines HAL TSC Aliased Defines maintained for legacy purpose
  489. * @{
  490. */
  491. #define TSC_SYNC_POL_FALL TSC_SYNC_POLARITY_FALLING
  492. #define TSC_SYNC_POL_RISE_HIGH TSC_SYNC_POLARITY_RISING
  493. /**
  494. * @}
  495. */
  496. /** @defgroup HAL_UART_Aliased_Defines HAL UART Aliased Defines maintained for legacy purpose
  497. * @{
  498. */
  499. #define UART_ONEBIT_SAMPLING_DISABLED UART_ONE_BIT_SAMPLE_DISABLE
  500. #define UART_ONEBIT_SAMPLING_ENABLED UART_ONE_BIT_SAMPLE_ENABLE
  501. #define UART_ONE_BIT_SAMPLE_DISABLED UART_ONE_BIT_SAMPLE_DISABLE
  502. #define UART_ONE_BIT_SAMPLE_ENABLED UART_ONE_BIT_SAMPLE_ENABLE
  503. #define __HAL_UART_ONEBIT_ENABLE __HAL_UART_ONE_BIT_SAMPLE_ENABLE
  504. #define __HAL_UART_ONEBIT_DISABLE __HAL_UART_ONE_BIT_SAMPLE_DISABLE
  505. #define __DIV_SAMPLING16 UART_DIV_SAMPLING16
  506. #define __DIVMANT_SAMPLING16 UART_DIVMANT_SAMPLING16
  507. #define __DIVFRAQ_SAMPLING16 UART_DIVFRAQ_SAMPLING16
  508. #define __UART_BRR_SAMPLING16 UART_BRR_SAMPLING16
  509. #define __DIV_SAMPLING8 UART_DIV_SAMPLING8
  510. #define __DIVMANT_SAMPLING8 UART_DIVMANT_SAMPLING8
  511. #define __DIVFRAQ_SAMPLING8 UART_DIVFRAQ_SAMPLING8
  512. #define __UART_BRR_SAMPLING8 UART_BRR_SAMPLING8
  513. #define UART_WAKEUPMETHODE_IDLELINE UART_WAKEUPMETHOD_IDLELINE
  514. #define UART_WAKEUPMETHODE_ADDRESSMARK UART_WAKEUPMETHOD_ADDRESSMARK
  515. /**
  516. * @}
  517. */
  518. /** @defgroup HAL_USART_Aliased_Defines HAL USART Aliased Defines maintained for legacy purpose
  519. * @{
  520. */
  521. #define USART_CLOCK_DISABLED USART_CLOCK_DISABLE
  522. #define USART_CLOCK_ENABLED USART_CLOCK_ENABLE
  523. #define USARTNACK_ENABLED USART_NACK_ENABLE
  524. #define USARTNACK_DISABLED USART_NACK_DISABLE
  525. /**
  526. * @}
  527. */
  528. /** @defgroup HAL_WWDG_Aliased_Defines HAL WWDG Aliased Defines maintained for legacy purpose
  529. * @{
  530. */
  531. #define CFR_BASE WWDG_CFR_BASE
  532. /**
  533. * @}
  534. */
  535. /** @defgroup HAL_CAN_Aliased_Defines HAL CAN Aliased Defines maintained for legacy purpose
  536. * @{
  537. */
  538. #define CAN_FilterFIFO0 CAN_FILTER_FIFO0
  539. #define CAN_FilterFIFO1 CAN_FILTER_FIFO1
  540. #define CAN_IT_RQCP0 CAN_IT_TME
  541. #define CAN_IT_RQCP1 CAN_IT_TME
  542. #define CAN_IT_RQCP2 CAN_IT_TME
  543. #define INAK_TIMEOUT CAN_TIMEOUT_VALUE
  544. #define SLAK_TIMEOUT CAN_TIMEOUT_VALUE
  545. #define CAN_TXSTATUS_FAILED ((uint8_t)0x00)
  546. #define CAN_TXSTATUS_OK ((uint8_t)0x01)
  547. #define CAN_TXSTATUS_PENDING ((uint8_t)0x02)
  548. /**
  549. * @}
  550. */
  551. /** @defgroup HAL_ETH_Aliased_Defines HAL ETH Aliased Defines maintained for legacy purpose
  552. * @{
  553. */
  554. #define VLAN_TAG ETH_VLAN_TAG
  555. #define MIN_ETH_PAYLOAD ETH_MIN_ETH_PAYLOAD
  556. #define MAX_ETH_PAYLOAD ETH_MAX_ETH_PAYLOAD
  557. #define JUMBO_FRAME_PAYLOAD ETH_JUMBO_FRAME_PAYLOAD
  558. #define MACMIIAR_CR_MASK ETH_MACMIIAR_CR_MASK
  559. #define MACCR_CLEAR_MASK ETH_MACCR_CLEAR_MASK
  560. #define MACFCR_CLEAR_MASK ETH_MACFCR_CLEAR_MASK
  561. #define DMAOMR_CLEAR_MASK ETH_DMAOMR_CLEAR_MASK
  562. #define ETH_MMCCR ((uint32_t)0x00000100)
  563. #define ETH_MMCRIR ((uint32_t)0x00000104)
  564. #define ETH_MMCTIR ((uint32_t)0x00000108)
  565. #define ETH_MMCRIMR ((uint32_t)0x0000010C)
  566. #define ETH_MMCTIMR ((uint32_t)0x00000110)
  567. #define ETH_MMCTGFSCCR ((uint32_t)0x0000014C)
  568. #define ETH_MMCTGFMSCCR ((uint32_t)0x00000150)
  569. #define ETH_MMCTGFCR ((uint32_t)0x00000168)
  570. #define ETH_MMCRFCECR ((uint32_t)0x00000194)
  571. #define ETH_MMCRFAECR ((uint32_t)0x00000198)
  572. #define ETH_MMCRGUFCR ((uint32_t)0x000001C4)
  573. /**
  574. * @}
  575. */
  576. /** @defgroup HAL_PPP_Aliased_Defines HAL PPP Aliased Defines maintained for legacy purpose
  577. * @{
  578. */
  579. /**
  580. * @}
  581. */
  582. /* Exported functions --------------------------------------------------------*/
  583. /** @defgroup HAL_CRYP_Aliased_Functions HAL CRYP Aliased Functions maintained for legacy purpose
  584. * @{
  585. */
  586. #define HAL_CRYP_ComputationCpltCallback HAL_CRYPEx_ComputationCpltCallback
  587. /**
  588. * @}
  589. */
  590. /** @defgroup HAL_HASH_Aliased_Functions HAL HASH Aliased Functions maintained for legacy purpose
  591. * @{
  592. */
  593. #define HAL_HMAC_MD5_Finish HAL_HASH_MD5_Finish
  594. #define HAL_HMAC_SHA1_Finish HAL_HASH_SHA1_Finish
  595. #define HAL_HMAC_SHA224_Finish HAL_HASH_SHA224_Finish
  596. #define HAL_HMAC_SHA256_Finish HAL_HASH_SHA256_Finish
  597. /*HASH Algorithm Selection*/
  598. #define HASH_AlgoSelection_SHA1 HASH_ALGOSELECTION_SHA1
  599. #define HASH_AlgoSelection_SHA224 HASH_ALGOSELECTION_SHA224
  600. #define HASH_AlgoSelection_SHA256 HASH_ALGOSELECTION_SHA256
  601. #define HASH_AlgoSelection_MD5 HASH_ALGOSELECTION_MD5
  602. #define HASH_AlgoMode_HASH HASH_ALGOMODE_HASH
  603. #define HASH_AlgoMode_HMAC HASH_ALGOMODE_HMAC
  604. #define HASH_HMACKeyType_ShortKey HASH_HMAC_KEYTYPE_SHORTKEY
  605. #define HASH_HMACKeyType_LongKey HASH_HMAC_KEYTYPE_LONGKEY
  606. /**
  607. * @}
  608. */
  609. /** @defgroup HAL_Aliased_Functions HAL Generic Aliased Functions maintained for legacy purpose
  610. * @{
  611. */
  612. #define HAL_EnableDBGSleepMode HAL_DBGMCU_EnableDBGSleepMode
  613. #define HAL_DisableDBGSleepMode HAL_DBGMCU_DisableDBGSleepMode
  614. #define HAL_EnableDBGStopMode HAL_DBGMCU_EnableDBGStopMode
  615. #define HAL_DisableDBGStopMode HAL_DBGMCU_DisableDBGStopMode
  616. #define HAL_EnableDBGStandbyMode HAL_DBGMCU_EnableDBGStandbyMode
  617. #define HAL_DisableDBGStandbyMode HAL_DBGMCU_DisableDBGStandbyMode
  618. #define HAL_DBG_LowPowerConfig(Periph, cmd) (((cmd)==ENABLE)? HAL_DBGMCU_DBG_EnableLowPowerConfig(Periph) : HAL_DBGMCU_DBG_DisableLowPowerConfig(Periph))
  619. #define HAL_VREFINT_OutputSelect HAL_SYSCFG_VREFINT_OutputSelect
  620. #define HAL_Lock_Cmd(cmd) (((cmd)==ENABLE) ? HAL_SYSCFG_Enable_Lock_VREFINT() : HAL_SYSCFG_Disable_Lock_VREFINT())
  621. #define HAL_VREFINT_Cmd(cmd) (((cmd)==ENABLE)? HAL_SYSCFG_EnableVREFINT() : HAL_SYSCFG_DisableVREFINT())
  622. #define HAL_ADC_EnableBuffer_Cmd(cmd) (((cmd)==ENABLE) ? HAL_ADCEx_EnableVREFINT() : HAL_ADCEx_DisableVREFINT())
  623. #define HAL_ADC_EnableBufferSensor_Cmd(cmd) (((cmd)==ENABLE) ? HAL_ADCEx_EnableVREFINTTempSensor() : HAL_ADCEx_DisableVREFINTTempSensor())
  624. /**
  625. * @}
  626. */
  627. /** @defgroup HAL_FLASH_Aliased_Functions HAL FLASH Aliased Functions maintained for legacy purpose
  628. * @{
  629. */
  630. #define FLASH_HalfPageProgram HAL_FLASHEx_HalfPageProgram
  631. #define FLASH_EnableRunPowerDown HAL_FLASHEx_EnableRunPowerDown
  632. #define FLASH_DisableRunPowerDown HAL_FLASHEx_DisableRunPowerDown
  633. #define HAL_DATA_EEPROMEx_Unlock HAL_FLASHEx_DATAEEPROM_Unlock
  634. #define HAL_DATA_EEPROMEx_Lock HAL_FLASHEx_DATAEEPROM_Lock
  635. #define HAL_DATA_EEPROMEx_Erase HAL_FLASHEx_DATAEEPROM_Erase
  636. #define HAL_DATA_EEPROMEx_Program HAL_FLASHEx_DATAEEPROM_Program
  637. /**
  638. * @}
  639. */
  640. /** @defgroup HAL_I2C_Aliased_Functions HAL I2C Aliased Functions maintained for legacy purpose
  641. * @{
  642. */
  643. #define HAL_I2CEx_AnalogFilter_Config HAL_I2CEx_ConfigAnalogFilter
  644. #define HAL_I2CEx_DigitalFilter_Config HAL_I2CEx_ConfigDigitalFilter
  645. #define HAL_I2CFastModePlusConfig(SYSCFG_I2CFastModePlus, cmd) (((cmd)==ENABLE)? HAL_I2CEx_EnableFastModePlus(SYSCFG_I2CFastModePlus): HAL_I2CEx_DisableFastModePlus(SYSCFG_I2CFastModePlus))
  646. /**
  647. * @}
  648. */
  649. /** @defgroup HAL_PWR_Aliased HAL PWR Aliased maintained for legacy purpose
  650. * @{
  651. */
  652. #define HAL_PWR_PVDConfig HAL_PWR_ConfigPVD
  653. #define HAL_PWR_DisableBkUpReg HAL_PWREx_DisableBkUpReg
  654. #define HAL_PWR_DisableFlashPowerDown HAL_PWREx_DisableFlashPowerDown
  655. #define HAL_PWR_DisableVddio2Monitor HAL_PWREx_DisableVddio2Monitor
  656. #define HAL_PWR_EnableBkUpReg HAL_PWREx_EnableBkUpReg
  657. #define HAL_PWR_EnableFlashPowerDown HAL_PWREx_EnableFlashPowerDown
  658. #define HAL_PWR_EnableVddio2Monitor HAL_PWREx_EnableVddio2Monitor
  659. #define HAL_PWR_PVD_PVM_IRQHandler HAL_PWREx_PVD_PVM_IRQHandler
  660. #define HAL_PWR_PVDLevelConfig HAL_PWR_ConfigPVD
  661. #define HAL_PWR_Vddio2Monitor_IRQHandler HAL_PWREx_Vddio2Monitor_IRQHandler
  662. #define HAL_PWR_Vddio2MonitorCallback HAL_PWREx_Vddio2MonitorCallback
  663. #define HAL_PWREx_ActivateOverDrive HAL_PWREx_EnableOverDrive
  664. #define HAL_PWREx_DeactivateOverDrive HAL_PWREx_DisableOverDrive
  665. #define HAL_PWREx_DisableSDADCAnalog HAL_PWREx_DisableSDADC
  666. #define HAL_PWREx_EnableSDADCAnalog HAL_PWREx_EnableSDADC
  667. #define HAL_PWREx_PVMConfig HAL_PWREx_ConfigPVM
  668. #define PWR_MODE_NORMAL PWR_PVD_MODE_NORMAL
  669. #define PWR_MODE_IT_RISING PWR_PVD_MODE_IT_RISING
  670. #define PWR_MODE_IT_FALLING PWR_PVD_MODE_IT_FALLING
  671. #define PWR_MODE_IT_RISING_FALLING PWR_PVD_MODE_IT_RISING_FALLING
  672. #define PWR_MODE_EVENT_RISING PWR_PVD_MODE_EVENT_RISING
  673. #define PWR_MODE_EVENT_FALLING PWR_PVD_MODE_EVENT_FALLING
  674. #define PWR_MODE_EVENT_RISING_FALLING PWR_PVD_MODE_EVENT_RISING_FALLING
  675. #define CR_OFFSET_BB PWR_CR_OFFSET_BB
  676. #define CSR_OFFSET_BB PWR_CSR_OFFSET_BB
  677. #define DBP_BitNumber DBP_BIT_NUMBER
  678. #define PVDE_BitNumber PVDE_BIT_NUMBER
  679. #define PMODE_BitNumber PMODE_BIT_NUMBER
  680. #define EWUP_BitNumber EWUP_BIT_NUMBER
  681. #define FPDS_BitNumber FPDS_BIT_NUMBER
  682. #define ODEN_BitNumber ODEN_BIT_NUMBER
  683. #define ODSWEN_BitNumber ODSWEN_BIT_NUMBER
  684. #define MRLVDS_BitNumber MRLVDS_BIT_NUMBER
  685. #define LPLVDS_BitNumber LPLVDS_BIT_NUMBER
  686. #define BRE_BitNumber BRE_BIT_NUMBER
  687. #define PWR_MODE_EVT PWR_PVD_MODE_NORMAL
  688. #define IS_PWR_REGULATOR_VOLTAGE IS_PWR_VOLTAGE_SCALING_RANGE
  689. /**
  690. * @}
  691. */
  692. /** @defgroup HAL_SMBUS_Aliased_Functions HAL SMBUS Aliased Functions maintained for legacy purpose
  693. * @{
  694. */
  695. #define HAL_SMBUS_Slave_Listen_IT HAL_SMBUS_EnableListen_IT
  696. #define HAL_SMBUS_SlaveAddrCallback HAL_SMBUS_AddrCallback
  697. #define HAL_SMBUS_SlaveListenCpltCallback HAL_SMBUS_ListenCpltCallback
  698. /**
  699. * @}
  700. */
  701. /** @defgroup HAL_SPI_Aliased_Functions HAL SPI Aliased Functions maintained for legacy purpose
  702. * @{
  703. */
  704. #define HAL_SPI_FlushRxFifo HAL_SPIEx_FlushRxFifo
  705. /**
  706. * @}
  707. */
  708. /** @defgroup HAL_TIM_Aliased_Functions HAL TIM Aliased Functions maintained for legacy purpose
  709. * @{
  710. */
  711. #define HAL_TIM_DMADelayPulseCplt TIM_DMADelayPulseCplt
  712. #define HAL_TIM_DMAError TIM_DMAError
  713. #define HAL_TIM_DMACaptureCplt TIM_DMACaptureCplt
  714. #define HAL_TIMEx_DMACommutationCplt TIMEx_DMACommutationCplt
  715. /**
  716. * @}
  717. */
  718. /** @defgroup HAL_UART_Aliased_Functions HAL UART Aliased Functions maintained for legacy purpose
  719. * @{
  720. */
  721. #define HAL_UART_WakeupCallback HAL_UARTEx_WakeupCallback
  722. /**
  723. * @}
  724. */
  725. /** @defgroup HAL_PPP_Aliased_Functions HAL PPP Aliased Functions maintained for legacy purpose
  726. * @{
  727. */
  728. /**
  729. * @}
  730. */
  731. /* Exported macros ------------------------------------------------------------*/
  732. /** @defgroup HAL_AES_Aliased_Macros HAL CRYP Aliased Macros maintained for legacy purpose
  733. * @{
  734. */
  735. #define AES_IT_CC CRYP_IT_CC
  736. #define AES_IT_ERR CRYP_IT_ERR
  737. #define AES_FLAG_CCF CRYP_FLAG_CCF
  738. /**
  739. * @}
  740. */
  741. /** @defgroup HAL_Aliased_Macros HAL Generic Aliased Macros maintained for legacy purpose
  742. * @{
  743. */
  744. #define __HAL_GET_BOOT_MODE __HAL_SYSCFG_GET_BOOT_MODE
  745. #define __HAL_REMAPMEMORY_FLASH __HAL_SYSCFG_REMAPMEMORY_FLASH
  746. #define __HAL_REMAPMEMORY_SYSTEMFLASH __HAL_SYSCFG_REMAPMEMORY_SYSTEMFLASH
  747. #define __HAL_REMAPMEMORY_SRAM __HAL_SYSCFG_REMAPMEMORY_SRAM
  748. #define __HAL_REMAPMEMORY_FMC __HAL_SYSCFG_REMAPMEMORY_FMC
  749. #define __HAL_REMAPMEMORY_FMC_SDRAM __HAL_SYSCFG_REMAPMEMORY_FMC_SDRAM
  750. #define __HAL_REMAPMEMORY_FSMC __HAL_SYSCFG_REMAPMEMORY_FSMC
  751. #define __HAL_REMAPMEMORY_QUADSPI __HAL_SYSCFG_REMAPMEMORY_QUADSPI
  752. #define __HAL_FMC_BANK __HAL_SYSCFG_FMC_BANK
  753. #define __HAL_GET_FLAG __HAL_SYSCFG_GET_FLAG
  754. #define __HAL_CLEAR_FLAG __HAL_SYSCFG_CLEAR_FLAG
  755. #define __HAL_VREFINT_OUT_ENABLE __HAL_SYSCFG_VREFINT_OUT_ENABLE
  756. #define __HAL_VREFINT_OUT_DISABLE __HAL_SYSCFG_VREFINT_OUT_DISABLE
  757. #define SYSCFG_FLAG_VREF_READY SYSCFG_FLAG_VREFINT_READY
  758. #define SYSCFG_FLAG_RC48 RCC_FLAG_HSI48
  759. #define IS_SYSCFG_FASTMODEPLUS_CONFIG IS_I2C_FASTMODEPLUS
  760. #define UFB_MODE_BitNumber UFB_MODE_BIT_NUMBER
  761. #define CMP_PD_BitNumber CMP_PD_BIT_NUMBER
  762. /**
  763. * @}
  764. */
  765. /** @defgroup HAL_ADC_Aliased_Macros HAL ADC Aliased Macros maintained for legacy purpose
  766. * @{
  767. */
  768. #define __ADC_ENABLE __HAL_ADC_ENABLE
  769. #define __ADC_DISABLE __HAL_ADC_DISABLE
  770. #define __HAL_ADC_ENABLING_CONDITIONS ADC_ENABLING_CONDITIONS
  771. #define __HAL_ADC_DISABLING_CONDITIONS ADC_DISABLING_CONDITIONS
  772. #define __HAL_ADC_IS_ENABLED ADC_IS_ENABLE
  773. #define __ADC_IS_ENABLED ADC_IS_ENABLE
  774. #define __HAL_ADC_IS_SOFTWARE_START_REGULAR ADC_IS_SOFTWARE_START_REGULAR
  775. #define __HAL_ADC_IS_SOFTWARE_START_INJECTED ADC_IS_SOFTWARE_START_INJECTED
  776. #define __HAL_ADC_IS_CONVERSION_ONGOING_REGULAR_INJECTED ADC_IS_CONVERSION_ONGOING_REGULAR_INJECTED
  777. #define __HAL_ADC_IS_CONVERSION_ONGOING_REGULAR ADC_IS_CONVERSION_ONGOING_REGULAR
  778. #define __HAL_ADC_IS_CONVERSION_ONGOING_INJECTED ADC_IS_CONVERSION_ONGOING_INJECTED
  779. #define __HAL_ADC_IS_CONVERSION_ONGOING ADC_IS_CONVERSION_ONGOING
  780. #define __HAL_ADC_CLEAR_ERRORCODE ADC_CLEAR_ERRORCODE
  781. #define __HAL_ADC_GET_RESOLUTION ADC_GET_RESOLUTION
  782. #define __HAL_ADC_JSQR_RK ADC_JSQR_RK
  783. #define __HAL_ADC_CFGR_AWD1CH ADC_CFGR_AWD1CH_SHIFT
  784. #define __HAL_ADC_CFGR_AWD23CR ADC_CFGR_AWD23CR
  785. #define __HAL_ADC_CFGR_INJECT_AUTO_CONVERSION ADC_CFGR_INJECT_AUTO_CONVERSION
  786. #define __HAL_ADC_CFGR_INJECT_CONTEXT_QUEUE ADC_CFGR_INJECT_CONTEXT_QUEUE
  787. #define __HAL_ADC_CFGR_INJECT_DISCCONTINUOUS ADC_CFGR_INJECT_DISCCONTINUOUS
  788. #define __HAL_ADC_CFGR_REG_DISCCONTINUOUS ADC_CFGR_REG_DISCCONTINUOUS
  789. #define __HAL_ADC_CFGR_DISCONTINUOUS_NUM ADC_CFGR_DISCONTINUOUS_NUM
  790. #define __HAL_ADC_CFGR_AUTOWAIT ADC_CFGR_AUTOWAIT
  791. #define __HAL_ADC_CFGR_CONTINUOUS ADC_CFGR_CONTINUOUS
  792. #define __HAL_ADC_CFGR_OVERRUN ADC_CFGR_OVERRUN
  793. #define __HAL_ADC_CFGR_DMACONTREQ ADC_CFGR_DMACONTREQ
  794. #define __HAL_ADC_CFGR_EXTSEL ADC_CFGR_EXTSEL_SET
  795. #define __HAL_ADC_JSQR_JEXTSEL ADC_JSQR_JEXTSEL_SET
  796. #define __HAL_ADC_OFR_CHANNEL ADC_OFR_CHANNEL
  797. #define __HAL_ADC_DIFSEL_CHANNEL ADC_DIFSEL_CHANNEL
  798. #define __HAL_ADC_CALFACT_DIFF_SET ADC_CALFACT_DIFF_SET
  799. #define __HAL_ADC_CALFACT_DIFF_GET ADC_CALFACT_DIFF_GET
  800. #define __HAL_ADC_TRX_HIGHTHRESHOLD ADC_TRX_HIGHTHRESHOLD
  801. #define __HAL_ADC_OFFSET_SHIFT_RESOLUTION ADC_OFFSET_SHIFT_RESOLUTION
  802. #define __HAL_ADC_AWD1THRESHOLD_SHIFT_RESOLUTION ADC_AWD1THRESHOLD_SHIFT_RESOLUTION
  803. #define __HAL_ADC_AWD23THRESHOLD_SHIFT_RESOLUTION ADC_AWD23THRESHOLD_SHIFT_RESOLUTION
  804. #define __HAL_ADC_COMMON_REGISTER ADC_COMMON_REGISTER
  805. #define __HAL_ADC_COMMON_CCR_MULTI ADC_COMMON_CCR_MULTI
  806. #define __HAL_ADC_MULTIMODE_IS_ENABLED ADC_MULTIMODE_IS_ENABLE
  807. #define __ADC_MULTIMODE_IS_ENABLED ADC_MULTIMODE_IS_ENABLE
  808. #define __HAL_ADC_NONMULTIMODE_OR_MULTIMODEMASTER ADC_NONMULTIMODE_OR_MULTIMODEMASTER
  809. #define __HAL_ADC_COMMON_ADC_OTHER ADC_COMMON_ADC_OTHER
  810. #define __HAL_ADC_MULTI_SLAVE ADC_MULTI_SLAVE
  811. #define __HAL_ADC_SQR1_L ADC_SQR1_L_SHIFT
  812. #define __HAL_ADC_JSQR_JL ADC_JSQR_JL_SHIFT
  813. #define __HAL_ADC_JSQR_RK_JL ADC_JSQR_RK_JL
  814. #define __HAL_ADC_CR1_DISCONTINUOUS_NUM ADC_CR1_DISCONTINUOUS_NUM
  815. #define __HAL_ADC_CR1_SCAN ADC_CR1_SCAN_SET
  816. #define __HAL_ADC_CONVCYCLES_MAX_RANGE ADC_CONVCYCLES_MAX_RANGE
  817. #define __HAL_ADC_CLOCK_PRESCALER_RANGE ADC_CLOCK_PRESCALER_RANGE
  818. #define __HAL_ADC_GET_CLOCK_PRESCALER ADC_GET_CLOCK_PRESCALER
  819. #define __HAL_ADC_SQR1 ADC_SQR1
  820. #define __HAL_ADC_SMPR1 ADC_SMPR1
  821. #define __HAL_ADC_SMPR2 ADC_SMPR2
  822. #define __HAL_ADC_SQR3_RK ADC_SQR3_RK
  823. #define __HAL_ADC_SQR2_RK ADC_SQR2_RK
  824. #define __HAL_ADC_SQR1_RK ADC_SQR1_RK
  825. #define __HAL_ADC_CR2_CONTINUOUS ADC_CR2_CONTINUOUS
  826. #define __HAL_ADC_CR1_DISCONTINUOUS ADC_CR1_DISCONTINUOUS
  827. #define __HAL_ADC_CR1_SCANCONV ADC_CR1_SCANCONV
  828. #define __HAL_ADC_CR2_EOCSelection ADC_CR2_EOCSelection
  829. #define __HAL_ADC_CR2_DMAContReq ADC_CR2_DMAContReq
  830. #define __HAL_ADC_GET_RESOLUTION ADC_GET_RESOLUTION
  831. #define __HAL_ADC_JSQR ADC_JSQR
  832. #define __HAL_ADC_CHSELR_CHANNEL ADC_CHSELR_CHANNEL
  833. #define __HAL_ADC_CFGR1_REG_DISCCONTINUOUS ADC_CFGR1_REG_DISCCONTINUOUS
  834. #define __HAL_ADC_CFGR1_AUTOOFF ADC_CFGR1_AUTOOFF
  835. #define __HAL_ADC_CFGR1_AUTOWAIT ADC_CFGR1_AUTOWAIT
  836. #define __HAL_ADC_CFGR1_CONTINUOUS ADC_CFGR1_CONTINUOUS
  837. #define __HAL_ADC_CFGR1_OVERRUN ADC_CFGR1_OVERRUN
  838. #define __HAL_ADC_CFGR1_SCANDIR ADC_CFGR1_SCANDIR
  839. #define __HAL_ADC_CFGR1_DMACONTREQ ADC_CFGR1_DMACONTREQ
  840. /**
  841. * @}
  842. */
  843. /** @defgroup HAL_DAC_Aliased_Macros HAL DAC Aliased Macros maintained for legacy purpose
  844. * @{
  845. */
  846. #define __HAL_DHR12R1_ALIGNEMENT DAC_DHR12R1_ALIGNMENT
  847. #define __HAL_DHR12R2_ALIGNEMENT DAC_DHR12R2_ALIGNMENT
  848. #define __HAL_DHR12RD_ALIGNEMENT DAC_DHR12RD_ALIGNMENT
  849. #define IS_DAC_GENERATE_WAVE IS_DAC_WAVE
  850. /**
  851. * @}
  852. */
  853. /** @defgroup HAL_DBGMCU_Aliased_Macros HAL DBGMCU Aliased Macros maintained for legacy purpose
  854. * @{
  855. */
  856. #define __HAL_FREEZE_TIM1_DBGMCU __HAL_DBGMCU_FREEZE_TIM1
  857. #define __HAL_UNFREEZE_TIM1_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM1
  858. #define __HAL_FREEZE_TIM2_DBGMCU __HAL_DBGMCU_FREEZE_TIM2
  859. #define __HAL_UNFREEZE_TIM2_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM2
  860. #define __HAL_FREEZE_TIM3_DBGMCU __HAL_DBGMCU_FREEZE_TIM3
  861. #define __HAL_UNFREEZE_TIM3_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM3
  862. #define __HAL_FREEZE_TIM4_DBGMCU __HAL_DBGMCU_FREEZE_TIM4
  863. #define __HAL_UNFREEZE_TIM4_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM4
  864. #define __HAL_FREEZE_TIM5_DBGMCU __HAL_DBGMCU_FREEZE_TIM5
  865. #define __HAL_UNFREEZE_TIM5_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM5
  866. #define __HAL_FREEZE_TIM6_DBGMCU __HAL_DBGMCU_FREEZE_TIM6
  867. #define __HAL_UNFREEZE_TIM6_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM6
  868. #define __HAL_FREEZE_TIM7_DBGMCU __HAL_DBGMCU_FREEZE_TIM7
  869. #define __HAL_UNFREEZE_TIM7_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM7
  870. #define __HAL_FREEZE_TIM8_DBGMCU __HAL_DBGMCU_FREEZE_TIM8
  871. #define __HAL_UNFREEZE_TIM8_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM8
  872. #define __HAL_FREEZE_TIM9_DBGMCU __HAL_DBGMCU_FREEZE_TIM9
  873. #define __HAL_UNFREEZE_TIM9_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM9
  874. #define __HAL_FREEZE_TIM10_DBGMCU __HAL_DBGMCU_FREEZE_TIM10
  875. #define __HAL_UNFREEZE_TIM10_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM10
  876. #define __HAL_FREEZE_TIM11_DBGMCU __HAL_DBGMCU_FREEZE_TIM11
  877. #define __HAL_UNFREEZE_TIM11_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM11
  878. #define __HAL_FREEZE_TIM12_DBGMCU __HAL_DBGMCU_FREEZE_TIM12
  879. #define __HAL_UNFREEZE_TIM12_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM12
  880. #define __HAL_FREEZE_TIM13_DBGMCU __HAL_DBGMCU_FREEZE_TIM13
  881. #define __HAL_UNFREEZE_TIM13_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM13
  882. #define __HAL_FREEZE_TIM14_DBGMCU __HAL_DBGMCU_FREEZE_TIM14
  883. #define __HAL_UNFREEZE_TIM14_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM14
  884. #define __HAL_FREEZE_CAN2_DBGMCU __HAL_DBGMCU_FREEZE_CAN2
  885. #define __HAL_UNFREEZE_CAN2_DBGMCU __HAL_DBGMCU_UNFREEZE_CAN2
  886. #define __HAL_FREEZE_TIM15_DBGMCU __HAL_DBGMCU_FREEZE_TIM15
  887. #define __HAL_UNFREEZE_TIM15_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM15
  888. #define __HAL_FREEZE_TIM16_DBGMCU __HAL_DBGMCU_FREEZE_TIM16
  889. #define __HAL_UNFREEZE_TIM16_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM16
  890. #define __HAL_FREEZE_TIM17_DBGMCU __HAL_DBGMCU_FREEZE_TIM17
  891. #define __HAL_UNFREEZE_TIM17_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM17
  892. #define __HAL_FREEZE_RTC_DBGMCU __HAL_DBGMCU_FREEZE_RTC
  893. #define __HAL_UNFREEZE_RTC_DBGMCU __HAL_DBGMCU_UNFREEZE_RTC
  894. #define __HAL_FREEZE_WWDG_DBGMCU __HAL_DBGMCU_FREEZE_WWDG
  895. #define __HAL_UNFREEZE_WWDG_DBGMCU __HAL_DBGMCU_UNFREEZE_WWDG
  896. #define __HAL_FREEZE_IWDG_DBGMCU __HAL_DBGMCU_FREEZE_IWDG
  897. #define __HAL_UNFREEZE_IWDG_DBGMCU __HAL_DBGMCU_UNFREEZE_IWDG
  898. #define __HAL_FREEZE_I2C1_TIMEOUT_DBGMCU __HAL_DBGMCU_FREEZE_I2C1_TIMEOUT
  899. #define __HAL_UNFREEZE_I2C1_TIMEOUT_DBGMCU __HAL_DBGMCU_UNFREEZE_I2C1_TIMEOUT
  900. #define __HAL_FREEZE_I2C2_TIMEOUT_DBGMCU __HAL_DBGMCU_FREEZE_I2C2_TIMEOUT
  901. #define __HAL_UNFREEZE_I2C2_TIMEOUT_DBGMCU __HAL_DBGMCU_UNFREEZE_I2C2_TIMEOUT
  902. #define __HAL_FREEZE_I2C3_TIMEOUT_DBGMCU __HAL_DBGMCU_FREEZE_I2C3_TIMEOUT
  903. #define __HAL_UNFREEZE_I2C3_TIMEOUT_DBGMCU __HAL_DBGMCU_UNFREEZE_I2C3_TIMEOUT
  904. #define __HAL_FREEZE_CAN1_DBGMCU __HAL_DBGMCU_FREEZE_CAN1
  905. #define __HAL_UNFREEZE_CAN1_DBGMCU __HAL_DBGMCU_UNFREEZE_CAN1
  906. #define __HAL_FREEZE_LPTIM1_DBGMCU __HAL_DBGMCU_FREEZE_LPTIM1
  907. #define __HAL_UNFREEZE_LPTIM1_DBGMCU __HAL_DBGMCU_UNFREEZE_LPTIM1
  908. #define __HAL_FREEZE_LPTIM2_DBGMCU __HAL_DBGMCU_FREEZE_LPTIM2
  909. #define __HAL_UNFREEZE_LPTIM2_DBGMCU __HAL_DBGMCU_UNFREEZE_LPTIM2
  910. /**
  911. * @}
  912. */
  913. /** @defgroup HAL_COMP_Aliased_Macros HAL COMP Aliased Macros maintained for legacy purpose
  914. * @{
  915. */
  916. #define __HAL_COMP_EXTI_RISING_IT_ENABLE(__EXTILINE__) (((__EXTILINE__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_RISING_EDGE() : \
  917. __HAL_COMP_COMP2_EXTI_ENABLE_RISING_EDGE())
  918. #define __HAL_COMP_EXTI_RISING_IT_DISABLE(__EXTILINE__) (((__EXTILINE__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_RISING_EDGE() : \
  919. __HAL_COMP_COMP2_EXTI_DISABLE_RISING_EDGE())
  920. #define __HAL_COMP_EXTI_FALLING_IT_ENABLE(__EXTILINE__) (((__EXTILINE__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_FALLING_EDGE() : \
  921. __HAL_COMP_COMP2_EXTI_ENABLE_FALLING_EDGE())
  922. #define __HAL_COMP_EXTI_FALLING_IT_DISABLE(__EXTILINE__) (((__EXTILINE__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_FALLING_EDGE() : \
  923. __HAL_COMP_COMP2_EXTI_DISABLE_FALLING_EDGE())
  924. #define __HAL_COMP_EXTI_ENABLE_IT(__EXTILINE__) (((__EXTILINE__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_IT() : \
  925. __HAL_COMP_COMP2_EXTI_ENABLE_IT())
  926. #define __HAL_COMP_EXTI_DISABLE_IT(__EXTILINE__) (((__EXTILINE__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_IT() : \
  927. __HAL_COMP_COMP2_EXTI_DISABLE_IT())
  928. #define __HAL_COMP_EXTI_GET_FLAG(__FLAG__) (((__FLAG__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_GET_FLAG() : \
  929. __HAL_COMP_COMP2_EXTI_GET_FLAG())
  930. #define __HAL_COMP_EXTI_CLEAR_FLAG(__FLAG__) (((__FLAG__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_CLEAR_FLAG() : \
  931. __HAL_COMP_COMP2_EXTI_CLEAR_FLAG())
  932. #define __HAL_COMP_GET_EXTI_LINE COMP_GET_EXTI_LINE
  933. /**
  934. * @}
  935. */
  936. /** @defgroup HAL_DAC_Aliased_Macros HAL DAC Aliased Macros maintained for legacy purpose
  937. * @{
  938. */
  939. #define IS_DAC_WAVE(WAVE) (((WAVE) == DAC_WAVE_NONE) || \
  940. ((WAVE) == DAC_WAVE_NOISE)|| \
  941. ((WAVE) == DAC_WAVE_TRIANGLE))
  942. /**
  943. * @}
  944. */
  945. /** @defgroup HAL_FLASH_Aliased_Macros HAL FLASH Aliased Macros maintained for legacy purpose
  946. * @{
  947. */
  948. #define IS_WRPAREA IS_OB_WRPAREA
  949. #define IS_TYPEPROGRAM IS_FLASH_TYPEPROGRAM
  950. #define IS_TYPEPROGRAMFLASH IS_FLASH_TYPEPROGRAM
  951. #define IS_TYPEERASE IS_FLASH_TYPEERASE
  952. /**
  953. * @}
  954. */
  955. /** @defgroup HAL_I2C_Aliased_Macros HAL I2C Aliased Macros maintained for legacy purpose
  956. * @{
  957. */
  958. #define __HAL_I2C_RESET_CR2 I2C_RESET_CR2
  959. #define __HAL_I2C_GENERATE_START I2C_GENERATE_START
  960. #define __HAL_I2C_FREQ_RANGE I2C_FREQ_RANGE
  961. #define __HAL_I2C_RISE_TIME I2C_RISE_TIME
  962. #define __HAL_I2C_SPEED_STANDARD I2C_SPEED_STANDARD
  963. #define __HAL_I2C_SPEED_FAST I2C_SPEED_FAST
  964. #define __HAL_I2C_SPEED I2C_SPEED
  965. #define __HAL_I2C_7BIT_ADD_WRITE I2C_7BIT_ADD_WRITE
  966. #define __HAL_I2C_7BIT_ADD_READ I2C_7BIT_ADD_READ
  967. #define __HAL_I2C_10BIT_ADDRESS I2C_10BIT_ADDRESS
  968. #define __HAL_I2C_10BIT_HEADER_WRITE I2C_10BIT_HEADER_WRITE
  969. #define __HAL_I2C_10BIT_HEADER_READ I2C_10BIT_HEADER_READ
  970. #define __HAL_I2C_MEM_ADD_MSB I2C_MEM_ADD_MSB
  971. #define __HAL_I2C_MEM_ADD_LSB I2C_MEM_ADD_LSB
  972. #define __HAL_I2C_FREQRANGE I2C_FREQRANGE
  973. /**
  974. * @}
  975. */
  976. /** @defgroup HAL_I2S_Aliased_Macros HAL I2S Aliased Macros maintained for legacy purpose
  977. * @{
  978. */
  979. #define IS_I2S_INSTANCE IS_I2S_ALL_INSTANCE
  980. #define IS_I2S_INSTANCE_EXT IS_I2S_ALL_INSTANCE_EXT
  981. /**
  982. * @}
  983. */
  984. /** @defgroup HAL_IRDA_Aliased_Macros HAL IRDA Aliased Macros maintained for legacy purpose
  985. * @{
  986. */
  987. #define __IRDA_DISABLE __HAL_IRDA_DISABLE
  988. #define __IRDA_ENABLE __HAL_IRDA_ENABLE
  989. #define __HAL_IRDA_GETCLOCKSOURCE IRDA_GETCLOCKSOURCE
  990. #define __HAL_IRDA_MASK_COMPUTATION IRDA_MASK_COMPUTATION
  991. #define __IRDA_GETCLOCKSOURCE IRDA_GETCLOCKSOURCE
  992. #define __IRDA_MASK_COMPUTATION IRDA_MASK_COMPUTATION
  993. #define IS_IRDA_ONEBIT_SAMPLE IS_IRDA_ONE_BIT_SAMPLE
  994. /**
  995. * @}
  996. */
  997. /** @defgroup HAL_IWDG_Aliased_Macros HAL IWDG Aliased Macros maintained for legacy purpose
  998. * @{
  999. */
  1000. #define __HAL_IWDG_ENABLE_WRITE_ACCESS IWDG_ENABLE_WRITE_ACCESS
  1001. #define __HAL_IWDG_DISABLE_WRITE_ACCESS IWDG_DISABLE_WRITE_ACCESS
  1002. /**
  1003. * @}
  1004. */
  1005. /** @defgroup HAL_LPTIM_Aliased_Macros HAL LPTIM Aliased Macros maintained for legacy purpose
  1006. * @{
  1007. */
  1008. #define __HAL_LPTIM_ENABLE_INTERRUPT __HAL_LPTIM_ENABLE_IT
  1009. #define __HAL_LPTIM_DISABLE_INTERRUPT __HAL_LPTIM_DISABLE_IT
  1010. #define __HAL_LPTIM_GET_ITSTATUS __HAL_LPTIM_GET_IT_SOURCE
  1011. /**
  1012. * @}
  1013. */
  1014. /** @defgroup HAL_OPAMP_Aliased_Macros HAL OPAMP Aliased Macros maintained for legacy purpose
  1015. * @{
  1016. */
  1017. #define __OPAMP_CSR_OPAXPD OPAMP_CSR_OPAXPD
  1018. #define __OPAMP_CSR_S3SELX OPAMP_CSR_S3SELX
  1019. #define __OPAMP_CSR_S4SELX OPAMP_CSR_S4SELX
  1020. #define __OPAMP_CSR_S5SELX OPAMP_CSR_S5SELX
  1021. #define __OPAMP_CSR_S6SELX OPAMP_CSR_S6SELX
  1022. #define __OPAMP_CSR_OPAXCAL_L OPAMP_CSR_OPAXCAL_L
  1023. #define __OPAMP_CSR_OPAXCAL_H OPAMP_CSR_OPAXCAL_H
  1024. #define __OPAMP_CSR_OPAXLPM OPAMP_CSR_OPAXLPM
  1025. #define __OPAMP_CSR_ALL_SWITCHES OPAMP_CSR_ALL_SWITCHES
  1026. #define __OPAMP_CSR_ANAWSELX OPAMP_CSR_ANAWSELX
  1027. #define __OPAMP_CSR_OPAXCALOUT OPAMP_CSR_OPAXCALOUT
  1028. #define __OPAMP_OFFSET_TRIM_BITSPOSITION OPAMP_OFFSET_TRIM_BITSPOSITION
  1029. #define __OPAMP_OFFSET_TRIM_SET OPAMP_OFFSET_TRIM_SET
  1030. /**
  1031. * @}
  1032. */
  1033. /** @defgroup HAL_PWR_Aliased_Macros HAL PWR Aliased Macros maintained for legacy purpose
  1034. * @{
  1035. */
  1036. #define __HAL_PVD_EVENT_DISABLE __HAL_PWR_PVD_EXTI_DISABLE_EVENT
  1037. #define __HAL_PVD_EVENT_ENABLE __HAL_PWR_PVD_EXTI_ENABLE_EVENT
  1038. #define __HAL_PVD_EXTI_FALLINGTRIGGER_DISABLE __HAL_PWR_PVD_EXTI_DISABLE_FALLING_EDGE
  1039. #define __HAL_PVD_EXTI_FALLINGTRIGGER_ENABLE __HAL_PWR_PVD_EXTI_ENABLE_FALLING_EDGE
  1040. #define __HAL_PVD_EXTI_RISINGTRIGGER_DISABLE __HAL_PWR_PVD_EXTI_DISABLE_RISING_EDGE
  1041. #define __HAL_PVD_EXTI_RISINGTRIGGER_ENABLE __HAL_PWR_PVD_EXTI_ENABLE_RISING_EDGE
  1042. #define __HAL_PVM_EVENT_DISABLE __HAL_PWR_PVM_EVENT_DISABLE
  1043. #define __HAL_PVM_EVENT_ENABLE __HAL_PWR_PVM_EVENT_ENABLE
  1044. #define __HAL_PVM_EXTI_FALLINGTRIGGER_DISABLE __HAL_PWR_PVM_EXTI_FALLINGTRIGGER_DISABLE
  1045. #define __HAL_PVM_EXTI_FALLINGTRIGGER_ENABLE __HAL_PWR_PVM_EXTI_FALLINGTRIGGER_ENABLE
  1046. #define __HAL_PVM_EXTI_RISINGTRIGGER_DISABLE __HAL_PWR_PVM_EXTI_RISINGTRIGGER_DISABLE
  1047. #define __HAL_PVM_EXTI_RISINGTRIGGER_ENABLE __HAL_PWR_PVM_EXTI_RISINGTRIGGER_ENABLE
  1048. #define __HAL_PWR_INTERNALWAKEUP_DISABLE HAL_PWREx_DisableInternalWakeUpLine
  1049. #define __HAL_PWR_INTERNALWAKEUP_ENABLE HAL_PWREx_EnableInternalWakeUpLine
  1050. #define __HAL_PWR_PULL_UP_DOWN_CONFIG_DISABLE HAL_PWREx_DisablePullUpPullDownConfig
  1051. #define __HAL_PWR_PULL_UP_DOWN_CONFIG_ENABLE HAL_PWREx_EnablePullUpPullDownConfig
  1052. #define __HAL_PWR_PVD_EXTI_CLEAR_EGDE_TRIGGER() __HAL_PWR_PVD_EXTI_DISABLE_RISING_EDGE();__HAL_PWR_PVD_EXTI_DISABLE_FALLING_EDGE()
  1053. #define __HAL_PWR_PVD_EXTI_EVENT_DISABLE __HAL_PWR_PVD_EXTI_DISABLE_EVENT
  1054. #define __HAL_PWR_PVD_EXTI_EVENT_ENABLE __HAL_PWR_PVD_EXTI_ENABLE_EVENT
  1055. #define __HAL_PWR_PVD_EXTI_FALLINGTRIGGER_DISABLE __HAL_PWR_PVD_EXTI_DISABLE_FALLING_EDGE
  1056. #define __HAL_PWR_PVD_EXTI_FALLINGTRIGGER_ENABLE __HAL_PWR_PVD_EXTI_ENABLE_FALLING_EDGE
  1057. #define __HAL_PWR_PVD_EXTI_RISINGTRIGGER_DISABLE __HAL_PWR_PVD_EXTI_DISABLE_RISING_EDGE
  1058. #define __HAL_PWR_PVD_EXTI_RISINGTRIGGER_ENABLE __HAL_PWR_PVD_EXTI_ENABLE_RISING_EDGE
  1059. #define __HAL_PWR_PVD_EXTI_SET_FALLING_EGDE_TRIGGER __HAL_PWR_PVD_EXTI_ENABLE_FALLING_EDGE
  1060. #define __HAL_PWR_PVD_EXTI_SET_RISING_EDGE_TRIGGER __HAL_PWR_PVD_EXTI_ENABLE_RISING_EDGE
  1061. #define __HAL_PWR_PVM_DISABLE() HAL_PWREx_DisablePVM1();HAL_PWREx_DisablePVM2();HAL_PWREx_DisablePVM3();HAL_PWREx_DisablePVM4()
  1062. #define __HAL_PWR_PVM_ENABLE() HAL_PWREx_EnablePVM1();HAL_PWREx_EnablePVM2();HAL_PWREx_EnablePVM3();HAL_PWREx_EnablePVM4()
  1063. #define __HAL_PWR_SRAM2CONTENT_PRESERVE_DISABLE HAL_PWREx_DisableSRAM2ContentRetention
  1064. #define __HAL_PWR_SRAM2CONTENT_PRESERVE_ENABLE HAL_PWREx_EnableSRAM2ContentRetention
  1065. #define __HAL_PWR_VDDIO2_DISABLE HAL_PWREx_DisableVddIO2
  1066. #define __HAL_PWR_VDDIO2_ENABLE HAL_PWREx_EnableVddIO2
  1067. #define __HAL_PWR_VDDIO2_EXTI_CLEAR_EGDE_TRIGGER __HAL_PWR_VDDIO2_EXTI_DISABLE_FALLING_EDGE
  1068. #define __HAL_PWR_VDDIO2_EXTI_SET_FALLING_EGDE_TRIGGER __HAL_PWR_VDDIO2_EXTI_ENABLE_FALLING_EDGE
  1069. #define __HAL_PWR_VDDUSB_DISABLE HAL_PWREx_DisableVddUSB
  1070. #define __HAL_PWR_VDDUSB_ENABLE HAL_PWREx_EnableVddUSB
  1071. #if defined (STM32F4)
  1072. #define __HAL_PVD_EXTI_ENABLE_IT(PWR_EXTI_LINE_PVD) __HAL_PWR_PVD_EXTI_ENABLE_IT()
  1073. #define __HAL_PVD_EXTI_DISABLE_IT(PWR_EXTI_LINE_PVD) __HAL_PWR_PVD_EXTI_DISABLE_IT()
  1074. #define __HAL_PVD_EXTI_GET_FLAG(PWR_EXTI_LINE_PVD) __HAL_PWR_PVD_EXTI_GET_FLAG()
  1075. #define __HAL_PVD_EXTI_CLEAR_FLAG(PWR_EXTI_LINE_PVD) __HAL_PWR_PVD_EXTI_CLEAR_FLAG()
  1076. #define __HAL_PVD_EXTI_GENERATE_SWIT(PWR_EXTI_LINE_PVD) __HAL_PWR_PVD_EXTI_GENERATE_SWIT()
  1077. #else
  1078. #define __HAL_PVD_EXTI_CLEAR_FLAG __HAL_PWR_PVD_EXTI_CLEAR_FLAG
  1079. #define __HAL_PVD_EXTI_DISABLE_IT __HAL_PWR_PVD_EXTI_DISABLE_IT
  1080. #define __HAL_PVD_EXTI_ENABLE_IT __HAL_PWR_PVD_EXTI_ENABLE_IT
  1081. #define __HAL_PVD_EXTI_GENERATE_SWIT __HAL_PWR_PVD_EXTI_GENERATE_SWIT
  1082. #define __HAL_PVD_EXTI_GET_FLAG __HAL_PWR_PVD_EXTI_GET_FLAG
  1083. #endif /* STM32F4 */
  1084. /**
  1085. * @}
  1086. */
  1087. /** @defgroup HAL_RCC_Aliased HAL RCC Aliased maintained for legacy purpose
  1088. * @{
  1089. */
  1090. #define RCC_StopWakeUpClock_MSI RCC_STOP_WAKEUPCLOCK_MSI
  1091. #define RCC_StopWakeUpClock_HSI RCC_STOP_WAKEUPCLOCK_HSI
  1092. #define HAL_RCC_CCSCallback HAL_RCC_CSSCallback
  1093. #define HAL_RC48_EnableBuffer_Cmd(cmd) (((cmd)==ENABLE) ? HAL_RCCEx_EnableHSI48_VREFINT() : HAL_RCCEx_DisableHSI48_VREFINT())
  1094. #define __ADC_CLK_DISABLE __HAL_RCC_ADC_CLK_DISABLE
  1095. #define __ADC_CLK_ENABLE __HAL_RCC_ADC_CLK_ENABLE
  1096. #define __ADC_CLK_SLEEP_DISABLE __HAL_RCC_ADC_CLK_SLEEP_DISABLE
  1097. #define __ADC_CLK_SLEEP_ENABLE __HAL_RCC_ADC_CLK_SLEEP_ENABLE
  1098. #define __ADC_FORCE_RESET __HAL_RCC_ADC_FORCE_RESET
  1099. #define __ADC_RELEASE_RESET __HAL_RCC_ADC_RELEASE_RESET
  1100. #define __ADC1_CLK_DISABLE __HAL_RCC_ADC1_CLK_DISABLE
  1101. #define __ADC1_CLK_ENABLE __HAL_RCC_ADC1_CLK_ENABLE
  1102. #define __ADC1_FORCE_RESET __HAL_RCC_ADC1_FORCE_RESET
  1103. #define __ADC1_RELEASE_RESET __HAL_RCC_ADC1_RELEASE_RESET
  1104. #define __ADC1_CLK_SLEEP_ENABLE __HAL_RCC_ADC1_CLK_SLEEP_ENABLE
  1105. #define __ADC1_CLK_SLEEP_DISABLE __HAL_RCC_ADC1_CLK_SLEEP_DISABLE
  1106. #define __ADC2_CLK_DISABLE __HAL_RCC_ADC2_CLK_DISABLE
  1107. #define __ADC2_CLK_ENABLE __HAL_RCC_ADC2_CLK_ENABLE
  1108. #define __ADC2_FORCE_RESET __HAL_RCC_ADC2_FORCE_RESET
  1109. #define __ADC2_RELEASE_RESET __HAL_RCC_ADC2_RELEASE_RESET
  1110. #define __ADC3_CLK_DISABLE __HAL_RCC_ADC3_CLK_DISABLE
  1111. #define __ADC3_CLK_ENABLE __HAL_RCC_ADC3_CLK_ENABLE
  1112. #define __ADC3_FORCE_RESET __HAL_RCC_ADC3_FORCE_RESET
  1113. #define __ADC3_RELEASE_RESET __HAL_RCC_ADC3_RELEASE_RESET
  1114. #define __AES_CLK_DISABLE __HAL_RCC_AES_CLK_DISABLE
  1115. #define __AES_CLK_ENABLE __HAL_RCC_AES_CLK_ENABLE
  1116. #define __AES_CLK_SLEEP_DISABLE __HAL_RCC_AES_CLK_SLEEP_DISABLE
  1117. #define __AES_CLK_SLEEP_ENABLE __HAL_RCC_AES_CLK_SLEEP_ENABLE
  1118. #define __AES_FORCE_RESET __HAL_RCC_AES_FORCE_RESET
  1119. #define __AES_RELEASE_RESET __HAL_RCC_AES_RELEASE_RESET
  1120. #define __CRYP_CLK_SLEEP_ENABLE __HAL_RCC_CRYP_CLK_SLEEP_ENABLE
  1121. #define __CRYP_CLK_SLEEP_DISABLE __HAL_RCC_CRYP_CLK_SLEEP_DISABLE
  1122. #define __CRYP_CLK_ENABLE __HAL_RCC_CRYP_CLK_ENABLE
  1123. #define __CRYP_CLK_DISABLE __HAL_RCC_CRYP_CLK_DISABLE
  1124. #define __CRYP_FORCE_RESET __HAL_RCC_CRYP_FORCE_RESET
  1125. #define __CRYP_RELEASE_RESET __HAL_RCC_CRYP_RELEASE_RESET
  1126. #define __AFIO_CLK_DISABLE __HAL_RCC_AFIO_CLK_DISABLE
  1127. #define __AFIO_CLK_ENABLE __HAL_RCC_AFIO_CLK_ENABLE
  1128. #define __AFIO_FORCE_RESET __HAL_RCC_AFIO_FORCE_RESET
  1129. #define __AFIO_RELEASE_RESET __HAL_RCC_AFIO_RELEASE_RESET
  1130. #define __AHB_FORCE_RESET __HAL_RCC_AHB_FORCE_RESET
  1131. #define __AHB_RELEASE_RESET __HAL_RCC_AHB_RELEASE_RESET
  1132. #define __AHB1_FORCE_RESET __HAL_RCC_AHB1_FORCE_RESET
  1133. #define __AHB1_RELEASE_RESET __HAL_RCC_AHB1_RELEASE_RESET
  1134. #define __AHB2_FORCE_RESET __HAL_RCC_AHB2_FORCE_RESET
  1135. #define __AHB2_RELEASE_RESET __HAL_RCC_AHB2_RELEASE_RESET
  1136. #define __AHB3_FORCE_RESET __HAL_RCC_AHB3_FORCE_RESET
  1137. #define __AHB3_RELEASE_RESET __HAL_RCC_AHB3_RELEASE_RESET
  1138. #define __APB1_FORCE_RESET __HAL_RCC_APB1_FORCE_RESET
  1139. #define __APB1_RELEASE_RESET __HAL_RCC_APB1_RELEASE_RESET
  1140. #define __APB2_FORCE_RESET __HAL_RCC_APB2_FORCE_RESET
  1141. #define __APB2_RELEASE_RESET __HAL_RCC_APB2_RELEASE_RESET
  1142. #define __BKP_CLK_DISABLE __HAL_RCC_BKP_CLK_DISABLE
  1143. #define __BKP_CLK_ENABLE __HAL_RCC_BKP_CLK_ENABLE
  1144. #define __BKP_FORCE_RESET __HAL_RCC_BKP_FORCE_RESET
  1145. #define __BKP_RELEASE_RESET __HAL_RCC_BKP_RELEASE_RESET
  1146. #define __CAN1_CLK_DISABLE __HAL_RCC_CAN1_CLK_DISABLE
  1147. #define __CAN1_CLK_ENABLE __HAL_RCC_CAN1_CLK_ENABLE
  1148. #define __CAN1_CLK_SLEEP_DISABLE __HAL_RCC_CAN1_CLK_SLEEP_DISABLE
  1149. #define __CAN1_CLK_SLEEP_ENABLE __HAL_RCC_CAN1_CLK_SLEEP_ENABLE
  1150. #define __CAN1_FORCE_RESET __HAL_RCC_CAN1_FORCE_RESET
  1151. #define __CAN1_RELEASE_RESET __HAL_RCC_CAN1_RELEASE_RESET
  1152. #define __CAN_CLK_DISABLE __HAL_RCC_CAN1_CLK_DISABLE
  1153. #define __CAN_CLK_ENABLE __HAL_RCC_CAN1_CLK_ENABLE
  1154. #define __CAN_FORCE_RESET __HAL_RCC_CAN1_FORCE_RESET
  1155. #define __CAN_RELEASE_RESET __HAL_RCC_CAN1_RELEASE_RESET
  1156. #define __CAN2_CLK_DISABLE __HAL_RCC_CAN2_CLK_DISABLE
  1157. #define __CAN2_CLK_ENABLE __HAL_RCC_CAN2_CLK_ENABLE
  1158. #define __CAN2_FORCE_RESET __HAL_RCC_CAN2_FORCE_RESET
  1159. #define __CAN2_RELEASE_RESET __HAL_RCC_CAN2_RELEASE_RESET
  1160. #define __CEC_CLK_DISABLE __HAL_RCC_CEC_CLK_DISABLE
  1161. #define __CEC_CLK_ENABLE __HAL_RCC_CEC_CLK_ENABLE
  1162. #define __COMP_CLK_DISABLE __HAL_RCC_COMP_CLK_DISABLE
  1163. #define __COMP_CLK_ENABLE __HAL_RCC_COMP_CLK_ENABLE
  1164. #define __COMP_FORCE_RESET __HAL_RCC_COMP_FORCE_RESET
  1165. #define __COMP_RELEASE_RESET __HAL_RCC_COMP_RELEASE_RESET
  1166. #define __COMP_CLK_SLEEP_ENABLE __HAL_RCC_COMP_CLK_SLEEP_ENABLE
  1167. #define __COMP_CLK_SLEEP_DISABLE __HAL_RCC_COMP_CLK_SLEEP_DISABLE
  1168. #define __CEC_FORCE_RESET __HAL_RCC_CEC_FORCE_RESET
  1169. #define __CEC_RELEASE_RESET __HAL_RCC_CEC_RELEASE_RESET
  1170. #define __CRC_CLK_DISABLE __HAL_RCC_CRC_CLK_DISABLE
  1171. #define __CRC_CLK_ENABLE __HAL_RCC_CRC_CLK_ENABLE
  1172. #define __CRC_CLK_SLEEP_DISABLE __HAL_RCC_CRC_CLK_SLEEP_DISABLE
  1173. #define __CRC_CLK_SLEEP_ENABLE __HAL_RCC_CRC_CLK_SLEEP_ENABLE
  1174. #define __CRC_FORCE_RESET __HAL_RCC_CRC_FORCE_RESET
  1175. #define __CRC_RELEASE_RESET __HAL_RCC_CRC_RELEASE_RESET
  1176. #define __DAC_CLK_DISABLE __HAL_RCC_DAC_CLK_DISABLE
  1177. #define __DAC_CLK_ENABLE __HAL_RCC_DAC_CLK_ENABLE
  1178. #define __DAC_FORCE_RESET __HAL_RCC_DAC_FORCE_RESET
  1179. #define __DAC_RELEASE_RESET __HAL_RCC_DAC_RELEASE_RESET
  1180. #define __DAC1_CLK_DISABLE __HAL_RCC_DAC1_CLK_DISABLE
  1181. #define __DAC1_CLK_ENABLE __HAL_RCC_DAC1_CLK_ENABLE
  1182. #define __DAC1_CLK_SLEEP_DISABLE __HAL_RCC_DAC1_CLK_SLEEP_DISABLE
  1183. #define __DAC1_CLK_SLEEP_ENABLE __HAL_RCC_DAC1_CLK_SLEEP_ENABLE
  1184. #define __DAC1_FORCE_RESET __HAL_RCC_DAC1_FORCE_RESET
  1185. #define __DAC1_RELEASE_RESET __HAL_RCC_DAC1_RELEASE_RESET
  1186. #define __DBGMCU_CLK_ENABLE __HAL_RCC_DBGMCU_CLK_ENABLE
  1187. #define __DBGMCU_CLK_DISABLE __HAL_RCC_DBGMCU_CLK_DISABLE
  1188. #define __DBGMCU_FORCE_RESET __HAL_RCC_DBGMCU_FORCE_RESET
  1189. #define __DBGMCU_RELEASE_RESET __HAL_RCC_DBGMCU_RELEASE_RESET
  1190. #define __DFSDM_CLK_DISABLE __HAL_RCC_DFSDM_CLK_DISABLE
  1191. #define __DFSDM_CLK_ENABLE __HAL_RCC_DFSDM_CLK_ENABLE
  1192. #define __DFSDM_CLK_SLEEP_DISABLE __HAL_RCC_DFSDM_CLK_SLEEP_DISABLE
  1193. #define __DFSDM_CLK_SLEEP_ENABLE __HAL_RCC_DFSDM_CLK_SLEEP_ENABLE
  1194. #define __DFSDM_FORCE_RESET __HAL_RCC_DFSDM_FORCE_RESET
  1195. #define __DFSDM_RELEASE_RESET __HAL_RCC_DFSDM_RELEASE_RESET
  1196. #define __DMA1_CLK_DISABLE __HAL_RCC_DMA1_CLK_DISABLE
  1197. #define __DMA1_CLK_ENABLE __HAL_RCC_DMA1_CLK_ENABLE
  1198. #define __DMA1_CLK_SLEEP_DISABLE __HAL_RCC_DMA1_CLK_SLEEP_DISABLE
  1199. #define __DMA1_CLK_SLEEP_ENABLE __HAL_RCC_DMA1_CLK_SLEEP_ENABLE
  1200. #define __DMA1_FORCE_RESET __HAL_RCC_DMA1_FORCE_RESET
  1201. #define __DMA1_RELEASE_RESET __HAL_RCC_DMA1_RELEASE_RESET
  1202. #define __DMA2_CLK_DISABLE __HAL_RCC_DMA2_CLK_DISABLE
  1203. #define __DMA2_CLK_ENABLE __HAL_RCC_DMA2_CLK_ENABLE
  1204. #define __DMA2_CLK_SLEEP_DISABLE __HAL_RCC_DMA2_CLK_SLEEP_DISABLE
  1205. #define __DMA2_CLK_SLEEP_ENABLE __HAL_RCC_DMA2_CLK_SLEEP_ENABLE
  1206. #define __DMA2_FORCE_RESET __HAL_RCC_DMA2_FORCE_RESET
  1207. #define __DMA2_RELEASE_RESET __HAL_RCC_DMA2_RELEASE_RESET
  1208. #define __ETHMAC_CLK_DISABLE __HAL_RCC_ETHMAC_CLK_DISABLE
  1209. #define __ETHMAC_CLK_ENABLE __HAL_RCC_ETHMAC_CLK_ENABLE
  1210. #define __ETHMAC_FORCE_RESET __HAL_RCC_ETHMAC_FORCE_RESET
  1211. #define __ETHMAC_RELEASE_RESET __HAL_RCC_ETHMAC_RELEASE_RESET
  1212. #define __ETHMACRX_CLK_DISABLE __HAL_RCC_ETHMACRX_CLK_DISABLE
  1213. #define __ETHMACRX_CLK_ENABLE __HAL_RCC_ETHMACRX_CLK_ENABLE
  1214. #define __ETHMACTX_CLK_DISABLE __HAL_RCC_ETHMACTX_CLK_DISABLE
  1215. #define __ETHMACTX_CLK_ENABLE __HAL_RCC_ETHMACTX_CLK_ENABLE
  1216. #define __FIREWALL_CLK_DISABLE __HAL_RCC_FIREWALL_CLK_DISABLE
  1217. #define __FIREWALL_CLK_ENABLE __HAL_RCC_FIREWALL_CLK_ENABLE
  1218. #define __FLASH_CLK_DISABLE __HAL_RCC_FLASH_CLK_DISABLE
  1219. #define __FLASH_CLK_ENABLE __HAL_RCC_FLASH_CLK_ENABLE
  1220. #define __FLASH_CLK_SLEEP_DISABLE __HAL_RCC_FLASH_CLK_SLEEP_DISABLE
  1221. #define __FLASH_CLK_SLEEP_ENABLE __HAL_RCC_FLASH_CLK_SLEEP_ENABLE
  1222. #define __FLASH_FORCE_RESET __HAL_RCC_FLASH_FORCE_RESET
  1223. #define __FLASH_RELEASE_RESET __HAL_RCC_FLASH_RELEASE_RESET
  1224. #define __FLITF_CLK_DISABLE __HAL_RCC_FLITF_CLK_DISABLE
  1225. #define __FLITF_CLK_ENABLE __HAL_RCC_FLITF_CLK_ENABLE
  1226. #define __FLITF_FORCE_RESET __HAL_RCC_FLITF_FORCE_RESET
  1227. #define __FLITF_RELEASE_RESET __HAL_RCC_FLITF_RELEASE_RESET
  1228. #define __FLITF_CLK_SLEEP_ENABLE __HAL_RCC_FLITF_CLK_SLEEP_ENABLE
  1229. #define __FLITF_CLK_SLEEP_DISABLE __HAL_RCC_FLITF_CLK_SLEEP_DISABLE
  1230. #define __FMC_CLK_DISABLE __HAL_RCC_FMC_CLK_DISABLE
  1231. #define __FMC_CLK_ENABLE __HAL_RCC_FMC_CLK_ENABLE
  1232. #define __FMC_CLK_SLEEP_DISABLE __HAL_RCC_FMC_CLK_SLEEP_DISABLE
  1233. #define __FMC_CLK_SLEEP_ENABLE __HAL_RCC_FMC_CLK_SLEEP_ENABLE
  1234. #define __FMC_FORCE_RESET __HAL_RCC_FMC_FORCE_RESET
  1235. #define __FMC_RELEASE_RESET __HAL_RCC_FMC_RELEASE_RESET
  1236. #define __FSMC_CLK_DISABLE __HAL_RCC_FSMC_CLK_DISABLE
  1237. #define __FSMC_CLK_ENABLE __HAL_RCC_FSMC_CLK_ENABLE
  1238. #define __GPIOA_CLK_DISABLE __HAL_RCC_GPIOA_CLK_DISABLE
  1239. #define __GPIOA_CLK_ENABLE __HAL_RCC_GPIOA_CLK_ENABLE
  1240. #define __GPIOA_CLK_SLEEP_DISABLE __HAL_RCC_GPIOA_CLK_SLEEP_DISABLE
  1241. #define __GPIOA_CLK_SLEEP_ENABLE __HAL_RCC_GPIOA_CLK_SLEEP_ENABLE
  1242. #define __GPIOA_FORCE_RESET __HAL_RCC_GPIOA_FORCE_RESET
  1243. #define __GPIOA_RELEASE_RESET __HAL_RCC_GPIOA_RELEASE_RESET
  1244. #define __GPIOB_CLK_DISABLE __HAL_RCC_GPIOB_CLK_DISABLE
  1245. #define __GPIOB_CLK_ENABLE __HAL_RCC_GPIOB_CLK_ENABLE
  1246. #define __GPIOB_CLK_SLEEP_DISABLE __HAL_RCC_GPIOB_CLK_SLEEP_DISABLE
  1247. #define __GPIOB_CLK_SLEEP_ENABLE __HAL_RCC_GPIOB_CLK_SLEEP_ENABLE
  1248. #define __GPIOB_FORCE_RESET __HAL_RCC_GPIOB_FORCE_RESET
  1249. #define __GPIOB_RELEASE_RESET __HAL_RCC_GPIOB_RELEASE_RESET
  1250. #define __GPIOC_CLK_DISABLE __HAL_RCC_GPIOC_CLK_DISABLE
  1251. #define __GPIOC_CLK_ENABLE __HAL_RCC_GPIOC_CLK_ENABLE
  1252. #define __GPIOC_CLK_SLEEP_DISABLE __HAL_RCC_GPIOC_CLK_SLEEP_DISABLE
  1253. #define __GPIOC_CLK_SLEEP_ENABLE __HAL_RCC_GPIOC_CLK_SLEEP_ENABLE
  1254. #define __GPIOC_FORCE_RESET __HAL_RCC_GPIOC_FORCE_RESET
  1255. #define __GPIOC_RELEASE_RESET __HAL_RCC_GPIOC_RELEASE_RESET
  1256. #define __GPIOD_CLK_DISABLE __HAL_RCC_GPIOD_CLK_DISABLE
  1257. #define __GPIOD_CLK_ENABLE __HAL_RCC_GPIOD_CLK_ENABLE
  1258. #define __GPIOD_CLK_SLEEP_DISABLE __HAL_RCC_GPIOD_CLK_SLEEP_DISABLE
  1259. #define __GPIOD_CLK_SLEEP_ENABLE __HAL_RCC_GPIOD_CLK_SLEEP_ENABLE
  1260. #define __GPIOD_FORCE_RESET __HAL_RCC_GPIOD_FORCE_RESET
  1261. #define __GPIOD_RELEASE_RESET __HAL_RCC_GPIOD_RELEASE_RESET
  1262. #define __GPIOE_CLK_DISABLE __HAL_RCC_GPIOE_CLK_DISABLE
  1263. #define __GPIOE_CLK_ENABLE __HAL_RCC_GPIOE_CLK_ENABLE
  1264. #define __GPIOE_CLK_SLEEP_DISABLE __HAL_RCC_GPIOE_CLK_SLEEP_DISABLE
  1265. #define __GPIOE_CLK_SLEEP_ENABLE __HAL_RCC_GPIOE_CLK_SLEEP_ENABLE
  1266. #define __GPIOE_FORCE_RESET __HAL_RCC_GPIOE_FORCE_RESET
  1267. #define __GPIOE_RELEASE_RESET __HAL_RCC_GPIOE_RELEASE_RESET
  1268. #define __GPIOF_CLK_DISABLE __HAL_RCC_GPIOF_CLK_DISABLE
  1269. #define __GPIOF_CLK_ENABLE __HAL_RCC_GPIOF_CLK_ENABLE
  1270. #define __GPIOF_CLK_SLEEP_DISABLE __HAL_RCC_GPIOF_CLK_SLEEP_DISABLE
  1271. #define __GPIOF_CLK_SLEEP_ENABLE __HAL_RCC_GPIOF_CLK_SLEEP_ENABLE
  1272. #define __GPIOF_FORCE_RESET __HAL_RCC_GPIOF_FORCE_RESET
  1273. #define __GPIOF_RELEASE_RESET __HAL_RCC_GPIOF_RELEASE_RESET
  1274. #define __GPIOG_CLK_DISABLE __HAL_RCC_GPIOG_CLK_DISABLE
  1275. #define __GPIOG_CLK_ENABLE __HAL_RCC_GPIOG_CLK_ENABLE
  1276. #define __GPIOG_CLK_SLEEP_DISABLE __HAL_RCC_GPIOG_CLK_SLEEP_DISABLE
  1277. #define __GPIOG_CLK_SLEEP_ENABLE __HAL_RCC_GPIOG_CLK_SLEEP_ENABLE
  1278. #define __GPIOG_FORCE_RESET __HAL_RCC_GPIOG_FORCE_RESET
  1279. #define __GPIOG_RELEASE_RESET __HAL_RCC_GPIOG_RELEASE_RESET
  1280. #define __GPIOH_CLK_DISABLE __HAL_RCC_GPIOH_CLK_DISABLE
  1281. #define __GPIOH_CLK_ENABLE __HAL_RCC_GPIOH_CLK_ENABLE
  1282. #define __GPIOH_CLK_SLEEP_DISABLE __HAL_RCC_GPIOH_CLK_SLEEP_DISABLE
  1283. #define __GPIOH_CLK_SLEEP_ENABLE __HAL_RCC_GPIOH_CLK_SLEEP_ENABLE
  1284. #define __GPIOH_FORCE_RESET __HAL_RCC_GPIOH_FORCE_RESET
  1285. #define __GPIOH_RELEASE_RESET __HAL_RCC_GPIOH_RELEASE_RESET
  1286. #define __I2C1_CLK_DISABLE __HAL_RCC_I2C1_CLK_DISABLE
  1287. #define __I2C1_CLK_ENABLE __HAL_RCC_I2C1_CLK_ENABLE
  1288. #define __I2C1_CLK_SLEEP_DISABLE __HAL_RCC_I2C1_CLK_SLEEP_DISABLE
  1289. #define __I2C1_CLK_SLEEP_ENABLE __HAL_RCC_I2C1_CLK_SLEEP_ENABLE
  1290. #define __I2C1_FORCE_RESET __HAL_RCC_I2C1_FORCE_RESET
  1291. #define __I2C1_RELEASE_RESET __HAL_RCC_I2C1_RELEASE_RESET
  1292. #define __I2C2_CLK_DISABLE __HAL_RCC_I2C2_CLK_DISABLE
  1293. #define __I2C2_CLK_ENABLE __HAL_RCC_I2C2_CLK_ENABLE
  1294. #define __I2C2_CLK_SLEEP_DISABLE __HAL_RCC_I2C2_CLK_SLEEP_DISABLE
  1295. #define __I2C2_CLK_SLEEP_ENABLE __HAL_RCC_I2C2_CLK_SLEEP_ENABLE
  1296. #define __I2C2_FORCE_RESET __HAL_RCC_I2C2_FORCE_RESET
  1297. #define __I2C2_RELEASE_RESET __HAL_RCC_I2C2_RELEASE_RESET
  1298. #define __I2C3_CLK_DISABLE __HAL_RCC_I2C3_CLK_DISABLE
  1299. #define __I2C3_CLK_ENABLE __HAL_RCC_I2C3_CLK_ENABLE
  1300. #define __I2C3_CLK_SLEEP_DISABLE __HAL_RCC_I2C3_CLK_SLEEP_DISABLE
  1301. #define __I2C3_CLK_SLEEP_ENABLE __HAL_RCC_I2C3_CLK_SLEEP_ENABLE
  1302. #define __I2C3_FORCE_RESET __HAL_RCC_I2C3_FORCE_RESET
  1303. #define __I2C3_RELEASE_RESET __HAL_RCC_I2C3_RELEASE_RESET
  1304. #define __LCD_CLK_DISABLE __HAL_RCC_LCD_CLK_DISABLE
  1305. #define __LCD_CLK_ENABLE __HAL_RCC_LCD_CLK_ENABLE
  1306. #define __LCD_CLK_SLEEP_DISABLE __HAL_RCC_LCD_CLK_SLEEP_DISABLE
  1307. #define __LCD_CLK_SLEEP_ENABLE __HAL_RCC_LCD_CLK_SLEEP_ENABLE
  1308. #define __LCD_FORCE_RESET __HAL_RCC_LCD_FORCE_RESET
  1309. #define __LCD_RELEASE_RESET __HAL_RCC_LCD_RELEASE_RESET
  1310. #define __LPTIM1_CLK_DISABLE __HAL_RCC_LPTIM1_CLK_DISABLE
  1311. #define __LPTIM1_CLK_ENABLE __HAL_RCC_LPTIM1_CLK_ENABLE
  1312. #define __LPTIM1_CLK_SLEEP_DISABLE __HAL_RCC_LPTIM1_CLK_SLEEP_DISABLE
  1313. #define __LPTIM1_CLK_SLEEP_ENABLE __HAL_RCC_LPTIM1_CLK_SLEEP_ENABLE
  1314. #define __LPTIM1_FORCE_RESET __HAL_RCC_LPTIM1_FORCE_RESET
  1315. #define __LPTIM1_RELEASE_RESET __HAL_RCC_LPTIM1_RELEASE_RESET
  1316. #define __LPTIM2_CLK_DISABLE __HAL_RCC_LPTIM2_CLK_DISABLE
  1317. #define __LPTIM2_CLK_ENABLE __HAL_RCC_LPTIM2_CLK_ENABLE
  1318. #define __LPTIM2_CLK_SLEEP_DISABLE __HAL_RCC_LPTIM2_CLK_SLEEP_DISABLE
  1319. #define __LPTIM2_CLK_SLEEP_ENABLE __HAL_RCC_LPTIM2_CLK_SLEEP_ENABLE
  1320. #define __LPTIM2_FORCE_RESET __HAL_RCC_LPTIM2_FORCE_RESET
  1321. #define __LPTIM2_RELEASE_RESET __HAL_RCC_LPTIM2_RELEASE_RESET
  1322. #define __LPUART1_CLK_DISABLE __HAL_RCC_LPUART1_CLK_DISABLE
  1323. #define __LPUART1_CLK_ENABLE __HAL_RCC_LPUART1_CLK_ENABLE
  1324. #define __LPUART1_CLK_SLEEP_DISABLE __HAL_RCC_LPUART1_CLK_SLEEP_DISABLE
  1325. #define __LPUART1_CLK_SLEEP_ENABLE __HAL_RCC_LPUART1_CLK_SLEEP_ENABLE
  1326. #define __LPUART1_FORCE_RESET __HAL_RCC_LPUART1_FORCE_RESET
  1327. #define __LPUART1_RELEASE_RESET __HAL_RCC_LPUART1_RELEASE_RESET
  1328. #define __OPAMP_CLK_DISABLE __HAL_RCC_OPAMP_CLK_DISABLE
  1329. #define __OPAMP_CLK_ENABLE __HAL_RCC_OPAMP_CLK_ENABLE
  1330. #define __OPAMP_CLK_SLEEP_DISABLE __HAL_RCC_OPAMP_CLK_SLEEP_DISABLE
  1331. #define __OPAMP_CLK_SLEEP_ENABLE __HAL_RCC_OPAMP_CLK_SLEEP_ENABLE
  1332. #define __OPAMP_FORCE_RESET __HAL_RCC_OPAMP_FORCE_RESET
  1333. #define __OPAMP_RELEASE_RESET __HAL_RCC_OPAMP_RELEASE_RESET
  1334. #define __OTGFS_CLK_DISABLE __HAL_RCC_OTGFS_CLK_DISABLE
  1335. #define __OTGFS_CLK_ENABLE __HAL_RCC_OTGFS_CLK_ENABLE
  1336. #define __OTGFS_CLK_SLEEP_DISABLE __HAL_RCC_OTGFS_CLK_SLEEP_DISABLE
  1337. #define __OTGFS_CLK_SLEEP_ENABLE __HAL_RCC_OTGFS_CLK_SLEEP_ENABLE
  1338. #define __OTGFS_FORCE_RESET __HAL_RCC_OTGFS_FORCE_RESET
  1339. #define __OTGFS_RELEASE_RESET __HAL_RCC_OTGFS_RELEASE_RESET
  1340. #define __PWR_CLK_DISABLE __HAL_RCC_PWR_CLK_DISABLE
  1341. #define __PWR_CLK_ENABLE __HAL_RCC_PWR_CLK_ENABLE
  1342. #define __PWR_CLK_SLEEP_DISABLE __HAL_RCC_PWR_CLK_SLEEP_DISABLE
  1343. #define __PWR_CLK_SLEEP_ENABLE __HAL_RCC_PWR_CLK_SLEEP_ENABLE
  1344. #define __PWR_FORCE_RESET __HAL_RCC_PWR_FORCE_RESET
  1345. #define __PWR_RELEASE_RESET __HAL_RCC_PWR_RELEASE_RESET
  1346. #define __QSPI_CLK_DISABLE __HAL_RCC_QSPI_CLK_DISABLE
  1347. #define __QSPI_CLK_ENABLE __HAL_RCC_QSPI_CLK_ENABLE
  1348. #define __QSPI_CLK_SLEEP_DISABLE __HAL_RCC_QSPI_CLK_SLEEP_DISABLE
  1349. #define __QSPI_CLK_SLEEP_ENABLE __HAL_RCC_QSPI_CLK_SLEEP_ENABLE
  1350. #define __QSPI_FORCE_RESET __HAL_RCC_QSPI_FORCE_RESET
  1351. #define __QSPI_RELEASE_RESET __HAL_RCC_QSPI_RELEASE_RESET
  1352. #define __RNG_CLK_DISABLE __HAL_RCC_RNG_CLK_DISABLE
  1353. #define __RNG_CLK_ENABLE __HAL_RCC_RNG_CLK_ENABLE
  1354. #define __RNG_CLK_SLEEP_DISABLE __HAL_RCC_RNG_CLK_SLEEP_DISABLE
  1355. #define __RNG_CLK_SLEEP_ENABLE __HAL_RCC_RNG_CLK_SLEEP_ENABLE
  1356. #define __RNG_FORCE_RESET __HAL_RCC_RNG_FORCE_RESET
  1357. #define __RNG_RELEASE_RESET __HAL_RCC_RNG_RELEASE_RESET
  1358. #define __SAI1_CLK_DISABLE __HAL_RCC_SAI1_CLK_DISABLE
  1359. #define __SAI1_CLK_ENABLE __HAL_RCC_SAI1_CLK_ENABLE
  1360. #define __SAI1_CLK_SLEEP_DISABLE __HAL_RCC_SAI1_CLK_SLEEP_DISABLE
  1361. #define __SAI1_CLK_SLEEP_ENABLE __HAL_RCC_SAI1_CLK_SLEEP_ENABLE
  1362. #define __SAI1_FORCE_RESET __HAL_RCC_SAI1_FORCE_RESET
  1363. #define __SAI1_RELEASE_RESET __HAL_RCC_SAI1_RELEASE_RESET
  1364. #define __SAI2_CLK_DISABLE __HAL_RCC_SAI2_CLK_DISABLE
  1365. #define __SAI2_CLK_ENABLE __HAL_RCC_SAI2_CLK_ENABLE
  1366. #define __SAI2_CLK_SLEEP_DISABLE __HAL_RCC_SAI2_CLK_SLEEP_DISABLE
  1367. #define __SAI2_CLK_SLEEP_ENABLE __HAL_RCC_SAI2_CLK_SLEEP_ENABLE
  1368. #define __SAI2_FORCE_RESET __HAL_RCC_SAI2_FORCE_RESET
  1369. #define __SAI2_RELEASE_RESET __HAL_RCC_SAI2_RELEASE_RESET
  1370. #define __SDIO_CLK_DISABLE __HAL_RCC_SDIO_CLK_DISABLE
  1371. #define __SDIO_CLK_ENABLE __HAL_RCC_SDIO_CLK_ENABLE
  1372. #define __SDMMC_CLK_DISABLE __HAL_RCC_SDMMC_CLK_DISABLE
  1373. #define __SDMMC_CLK_ENABLE __HAL_RCC_SDMMC_CLK_ENABLE
  1374. #define __SDMMC_CLK_SLEEP_DISABLE __HAL_RCC_SDMMC_CLK_SLEEP_DISABLE
  1375. #define __SDMMC_CLK_SLEEP_ENABLE __HAL_RCC_SDMMC_CLK_SLEEP_ENABLE
  1376. #define __SDMMC_FORCE_RESET __HAL_RCC_SDMMC_FORCE_RESET
  1377. #define __SDMMC_RELEASE_RESET __HAL_RCC_SDMMC_RELEASE_RESET
  1378. #define __SPI1_CLK_DISABLE __HAL_RCC_SPI1_CLK_DISABLE
  1379. #define __SPI1_CLK_ENABLE __HAL_RCC_SPI1_CLK_ENABLE
  1380. #define __SPI1_CLK_SLEEP_DISABLE __HAL_RCC_SPI1_CLK_SLEEP_DISABLE
  1381. #define __SPI1_CLK_SLEEP_ENABLE __HAL_RCC_SPI1_CLK_SLEEP_ENABLE
  1382. #define __SPI1_FORCE_RESET __HAL_RCC_SPI1_FORCE_RESET
  1383. #define __SPI1_RELEASE_RESET __HAL_RCC_SPI1_RELEASE_RESET
  1384. #define __SPI2_CLK_DISABLE __HAL_RCC_SPI2_CLK_DISABLE
  1385. #define __SPI2_CLK_ENABLE __HAL_RCC_SPI2_CLK_ENABLE
  1386. #define __SPI2_CLK_SLEEP_DISABLE __HAL_RCC_SPI2_CLK_SLEEP_DISABLE
  1387. #define __SPI2_CLK_SLEEP_ENABLE __HAL_RCC_SPI2_CLK_SLEEP_ENABLE
  1388. #define __SPI2_FORCE_RESET __HAL_RCC_SPI2_FORCE_RESET
  1389. #define __SPI2_RELEASE_RESET __HAL_RCC_SPI2_RELEASE_RESET
  1390. #define __SPI3_CLK_DISABLE __HAL_RCC_SPI3_CLK_DISABLE
  1391. #define __SPI3_CLK_ENABLE __HAL_RCC_SPI3_CLK_ENABLE
  1392. #define __SPI3_CLK_SLEEP_DISABLE __HAL_RCC_SPI3_CLK_SLEEP_DISABLE
  1393. #define __SPI3_CLK_SLEEP_ENABLE __HAL_RCC_SPI3_CLK_SLEEP_ENABLE
  1394. #define __SPI3_FORCE_RESET __HAL_RCC_SPI3_FORCE_RESET
  1395. #define __SPI3_RELEASE_RESET __HAL_RCC_SPI3_RELEASE_RESET
  1396. #define __SRAM_CLK_DISABLE __HAL_RCC_SRAM_CLK_DISABLE
  1397. #define __SRAM_CLK_ENABLE __HAL_RCC_SRAM_CLK_ENABLE
  1398. #define __SRAM1_CLK_SLEEP_DISABLE __HAL_RCC_SRAM1_CLK_SLEEP_DISABLE
  1399. #define __SRAM1_CLK_SLEEP_ENABLE __HAL_RCC_SRAM1_CLK_SLEEP_ENABLE
  1400. #define __SRAM2_CLK_SLEEP_DISABLE __HAL_RCC_SRAM2_CLK_SLEEP_DISABLE
  1401. #define __SRAM2_CLK_SLEEP_ENABLE __HAL_RCC_SRAM2_CLK_SLEEP_ENABLE
  1402. #define __SWPMI1_CLK_DISABLE __HAL_RCC_SWPMI1_CLK_DISABLE
  1403. #define __SWPMI1_CLK_ENABLE __HAL_RCC_SWPMI1_CLK_ENABLE
  1404. #define __SWPMI1_CLK_SLEEP_DISABLE __HAL_RCC_SWPMI1_CLK_SLEEP_DISABLE
  1405. #define __SWPMI1_CLK_SLEEP_ENABLE __HAL_RCC_SWPMI1_CLK_SLEEP_ENABLE
  1406. #define __SWPMI1_FORCE_RESET __HAL_RCC_SWPMI1_FORCE_RESET
  1407. #define __SWPMI1_RELEASE_RESET __HAL_RCC_SWPMI1_RELEASE_RESET
  1408. #define __SYSCFG_CLK_DISABLE __HAL_RCC_SYSCFG_CLK_DISABLE
  1409. #define __SYSCFG_CLK_ENABLE __HAL_RCC_SYSCFG_CLK_ENABLE
  1410. #define __SYSCFG_CLK_SLEEP_DISABLE __HAL_RCC_SYSCFG_CLK_SLEEP_DISABLE
  1411. #define __SYSCFG_CLK_SLEEP_ENABLE __HAL_RCC_SYSCFG_CLK_SLEEP_ENABLE
  1412. #define __SYSCFG_FORCE_RESET __HAL_RCC_SYSCFG_FORCE_RESET
  1413. #define __SYSCFG_RELEASE_RESET __HAL_RCC_SYSCFG_RELEASE_RESET
  1414. #define __TIM1_CLK_DISABLE __HAL_RCC_TIM1_CLK_DISABLE
  1415. #define __TIM1_CLK_ENABLE __HAL_RCC_TIM1_CLK_ENABLE
  1416. #define __TIM1_CLK_SLEEP_DISABLE __HAL_RCC_TIM1_CLK_SLEEP_DISABLE
  1417. #define __TIM1_CLK_SLEEP_ENABLE __HAL_RCC_TIM1_CLK_SLEEP_ENABLE
  1418. #define __TIM1_FORCE_RESET __HAL_RCC_TIM1_FORCE_RESET
  1419. #define __TIM1_RELEASE_RESET __HAL_RCC_TIM1_RELEASE_RESET
  1420. #define __TIM10_CLK_DISABLE __HAL_RCC_TIM10_CLK_DISABLE
  1421. #define __TIM10_CLK_ENABLE __HAL_RCC_TIM10_CLK_ENABLE
  1422. #define __TIM10_FORCE_RESET __HAL_RCC_TIM10_FORCE_RESET
  1423. #define __TIM10_RELEASE_RESET __HAL_RCC_TIM10_RELEASE_RESET
  1424. #define __TIM11_CLK_DISABLE __HAL_RCC_TIM11_CLK_DISABLE
  1425. #define __TIM11_CLK_ENABLE __HAL_RCC_TIM11_CLK_ENABLE
  1426. #define __TIM11_FORCE_RESET __HAL_RCC_TIM11_FORCE_RESET
  1427. #define __TIM11_RELEASE_RESET __HAL_RCC_TIM11_RELEASE_RESET
  1428. #define __TIM12_CLK_DISABLE __HAL_RCC_TIM12_CLK_DISABLE
  1429. #define __TIM12_CLK_ENABLE __HAL_RCC_TIM12_CLK_ENABLE
  1430. #define __TIM12_FORCE_RESET __HAL_RCC_TIM12_FORCE_RESET
  1431. #define __TIM12_RELEASE_RESET __HAL_RCC_TIM12_RELEASE_RESET
  1432. #define __TIM13_CLK_DISABLE __HAL_RCC_TIM13_CLK_DISABLE
  1433. #define __TIM13_CLK_ENABLE __HAL_RCC_TIM13_CLK_ENABLE
  1434. #define __TIM13_FORCE_RESET __HAL_RCC_TIM13_FORCE_RESET
  1435. #define __TIM13_RELEASE_RESET __HAL_RCC_TIM13_RELEASE_RESET
  1436. #define __TIM14_CLK_DISABLE __HAL_RCC_TIM14_CLK_DISABLE
  1437. #define __TIM14_CLK_ENABLE __HAL_RCC_TIM14_CLK_ENABLE
  1438. #define __TIM14_FORCE_RESET __HAL_RCC_TIM14_FORCE_RESET
  1439. #define __TIM14_RELEASE_RESET __HAL_RCC_TIM14_RELEASE_RESET
  1440. #define __TIM15_CLK_DISABLE __HAL_RCC_TIM15_CLK_DISABLE
  1441. #define __TIM15_CLK_ENABLE __HAL_RCC_TIM15_CLK_ENABLE
  1442. #define __TIM15_CLK_SLEEP_DISABLE __HAL_RCC_TIM15_CLK_SLEEP_DISABLE
  1443. #define __TIM15_CLK_SLEEP_ENABLE __HAL_RCC_TIM15_CLK_SLEEP_ENABLE
  1444. #define __TIM15_FORCE_RESET __HAL_RCC_TIM15_FORCE_RESET
  1445. #define __TIM15_RELEASE_RESET __HAL_RCC_TIM15_RELEASE_RESET
  1446. #define __TIM16_CLK_DISABLE __HAL_RCC_TIM16_CLK_DISABLE
  1447. #define __TIM16_CLK_ENABLE __HAL_RCC_TIM16_CLK_ENABLE
  1448. #define __TIM16_CLK_SLEEP_DISABLE __HAL_RCC_TIM16_CLK_SLEEP_DISABLE
  1449. #define __TIM16_CLK_SLEEP_ENABLE __HAL_RCC_TIM16_CLK_SLEEP_ENABLE
  1450. #define __TIM16_FORCE_RESET __HAL_RCC_TIM16_FORCE_RESET
  1451. #define __TIM16_RELEASE_RESET __HAL_RCC_TIM16_RELEASE_RESET
  1452. #define __TIM17_CLK_DISABLE __HAL_RCC_TIM17_CLK_DISABLE
  1453. #define __TIM17_CLK_ENABLE __HAL_RCC_TIM17_CLK_ENABLE
  1454. #define __TIM17_CLK_SLEEP_DISABLE __HAL_RCC_TIM17_CLK_SLEEP_DISABLE
  1455. #define __TIM17_CLK_SLEEP_ENABLE __HAL_RCC_TIM17_CLK_SLEEP_ENABLE
  1456. #define __TIM17_FORCE_RESET __HAL_RCC_TIM17_FORCE_RESET
  1457. #define __TIM17_RELEASE_RESET __HAL_RCC_TIM17_RELEASE_RESET
  1458. #define __TIM2_CLK_DISABLE __HAL_RCC_TIM2_CLK_DISABLE
  1459. #define __TIM2_CLK_ENABLE __HAL_RCC_TIM2_CLK_ENABLE
  1460. #define __TIM2_CLK_SLEEP_DISABLE __HAL_RCC_TIM2_CLK_SLEEP_DISABLE
  1461. #define __TIM2_CLK_SLEEP_ENABLE __HAL_RCC_TIM2_CLK_SLEEP_ENABLE
  1462. #define __TIM2_FORCE_RESET __HAL_RCC_TIM2_FORCE_RESET
  1463. #define __TIM2_RELEASE_RESET __HAL_RCC_TIM2_RELEASE_RESET
  1464. #define __TIM3_CLK_DISABLE __HAL_RCC_TIM3_CLK_DISABLE
  1465. #define __TIM3_CLK_ENABLE __HAL_RCC_TIM3_CLK_ENABLE
  1466. #define __TIM3_CLK_SLEEP_DISABLE __HAL_RCC_TIM3_CLK_SLEEP_DISABLE
  1467. #define __TIM3_CLK_SLEEP_ENABLE __HAL_RCC_TIM3_CLK_SLEEP_ENABLE
  1468. #define __TIM3_FORCE_RESET __HAL_RCC_TIM3_FORCE_RESET
  1469. #define __TIM3_RELEASE_RESET __HAL_RCC_TIM3_RELEASE_RESET
  1470. #define __TIM4_CLK_DISABLE __HAL_RCC_TIM4_CLK_DISABLE
  1471. #define __TIM4_CLK_ENABLE __HAL_RCC_TIM4_CLK_ENABLE
  1472. #define __TIM4_CLK_SLEEP_DISABLE __HAL_RCC_TIM4_CLK_SLEEP_DISABLE
  1473. #define __TIM4_CLK_SLEEP_ENABLE __HAL_RCC_TIM4_CLK_SLEEP_ENABLE
  1474. #define __TIM4_FORCE_RESET __HAL_RCC_TIM4_FORCE_RESET
  1475. #define __TIM4_RELEASE_RESET __HAL_RCC_TIM4_RELEASE_RESET
  1476. #define __TIM5_CLK_DISABLE __HAL_RCC_TIM5_CLK_DISABLE
  1477. #define __TIM5_CLK_ENABLE __HAL_RCC_TIM5_CLK_ENABLE
  1478. #define __TIM5_CLK_SLEEP_DISABLE __HAL_RCC_TIM5_CLK_SLEEP_DISABLE
  1479. #define __TIM5_CLK_SLEEP_ENABLE __HAL_RCC_TIM5_CLK_SLEEP_ENABLE
  1480. #define __TIM5_FORCE_RESET __HAL_RCC_TIM5_FORCE_RESET
  1481. #define __TIM5_RELEASE_RESET __HAL_RCC_TIM5_RELEASE_RESET
  1482. #define __TIM6_CLK_DISABLE __HAL_RCC_TIM6_CLK_DISABLE
  1483. #define __TIM6_CLK_ENABLE __HAL_RCC_TIM6_CLK_ENABLE
  1484. #define __TIM6_CLK_SLEEP_DISABLE __HAL_RCC_TIM6_CLK_SLEEP_DISABLE
  1485. #define __TIM6_CLK_SLEEP_ENABLE __HAL_RCC_TIM6_CLK_SLEEP_ENABLE
  1486. #define __TIM6_FORCE_RESET __HAL_RCC_TIM6_FORCE_RESET
  1487. #define __TIM6_RELEASE_RESET __HAL_RCC_TIM6_RELEASE_RESET
  1488. #define __TIM7_CLK_DISABLE __HAL_RCC_TIM7_CLK_DISABLE
  1489. #define __TIM7_CLK_ENABLE __HAL_RCC_TIM7_CLK_ENABLE
  1490. #define __TIM7_CLK_SLEEP_DISABLE __HAL_RCC_TIM7_CLK_SLEEP_DISABLE
  1491. #define __TIM7_CLK_SLEEP_ENABLE __HAL_RCC_TIM7_CLK_SLEEP_ENABLE
  1492. #define __TIM7_FORCE_RESET __HAL_RCC_TIM7_FORCE_RESET
  1493. #define __TIM7_RELEASE_RESET __HAL_RCC_TIM7_RELEASE_RESET
  1494. #define __TIM8_CLK_DISABLE __HAL_RCC_TIM8_CLK_DISABLE
  1495. #define __TIM8_CLK_ENABLE __HAL_RCC_TIM8_CLK_ENABLE
  1496. #define __TIM8_CLK_SLEEP_DISABLE __HAL_RCC_TIM8_CLK_SLEEP_DISABLE
  1497. #define __TIM8_CLK_SLEEP_ENABLE __HAL_RCC_TIM8_CLK_SLEEP_ENABLE
  1498. #define __TIM8_FORCE_RESET __HAL_RCC_TIM8_FORCE_RESET
  1499. #define __TIM8_RELEASE_RESET __HAL_RCC_TIM8_RELEASE_RESET
  1500. #define __TIM9_CLK_DISABLE __HAL_RCC_TIM9_CLK_DISABLE
  1501. #define __TIM9_CLK_ENABLE __HAL_RCC_TIM9_CLK_ENABLE
  1502. #define __TIM9_FORCE_RESET __HAL_RCC_TIM9_FORCE_RESET
  1503. #define __TIM9_RELEASE_RESET __HAL_RCC_TIM9_RELEASE_RESET
  1504. #define __TSC_CLK_DISABLE __HAL_RCC_TSC_CLK_DISABLE
  1505. #define __TSC_CLK_ENABLE __HAL_RCC_TSC_CLK_ENABLE
  1506. #define __TSC_CLK_SLEEP_DISABLE __HAL_RCC_TSC_CLK_SLEEP_DISABLE
  1507. #define __TSC_CLK_SLEEP_ENABLE __HAL_RCC_TSC_CLK_SLEEP_ENABLE
  1508. #define __TSC_FORCE_RESET __HAL_RCC_TSC_FORCE_RESET
  1509. #define __TSC_RELEASE_RESET __HAL_RCC_TSC_RELEASE_RESET
  1510. #define __UART4_CLK_DISABLE __HAL_RCC_UART4_CLK_DISABLE
  1511. #define __UART4_CLK_ENABLE __HAL_RCC_UART4_CLK_ENABLE
  1512. #define __UART4_CLK_SLEEP_DISABLE __HAL_RCC_UART4_CLK_SLEEP_DISABLE
  1513. #define __UART4_CLK_SLEEP_ENABLE __HAL_RCC_UART4_CLK_SLEEP_ENABLE
  1514. #define __UART4_FORCE_RESET __HAL_RCC_UART4_FORCE_RESET
  1515. #define __UART4_RELEASE_RESET __HAL_RCC_UART4_RELEASE_RESET
  1516. #define __UART5_CLK_DISABLE __HAL_RCC_UART5_CLK_DISABLE
  1517. #define __UART5_CLK_ENABLE __HAL_RCC_UART5_CLK_ENABLE
  1518. #define __UART5_CLK_SLEEP_DISABLE __HAL_RCC_UART5_CLK_SLEEP_DISABLE
  1519. #define __UART5_CLK_SLEEP_ENABLE __HAL_RCC_UART5_CLK_SLEEP_ENABLE
  1520. #define __UART5_FORCE_RESET __HAL_RCC_UART5_FORCE_RESET
  1521. #define __UART5_RELEASE_RESET __HAL_RCC_UART5_RELEASE_RESET
  1522. #define __USART1_CLK_DISABLE __HAL_RCC_USART1_CLK_DISABLE
  1523. #define __USART1_CLK_ENABLE __HAL_RCC_USART1_CLK_ENABLE
  1524. #define __USART1_CLK_SLEEP_DISABLE __HAL_RCC_USART1_CLK_SLEEP_DISABLE
  1525. #define __USART1_CLK_SLEEP_ENABLE __HAL_RCC_USART1_CLK_SLEEP_ENABLE
  1526. #define __USART1_FORCE_RESET __HAL_RCC_USART1_FORCE_RESET
  1527. #define __USART1_RELEASE_RESET __HAL_RCC_USART1_RELEASE_RESET
  1528. #define __USART2_CLK_DISABLE __HAL_RCC_USART2_CLK_DISABLE
  1529. #define __USART2_CLK_ENABLE __HAL_RCC_USART2_CLK_ENABLE
  1530. #define __USART2_CLK_SLEEP_DISABLE __HAL_RCC_USART2_CLK_SLEEP_DISABLE
  1531. #define __USART2_CLK_SLEEP_ENABLE __HAL_RCC_USART2_CLK_SLEEP_ENABLE
  1532. #define __USART2_FORCE_RESET __HAL_RCC_USART2_FORCE_RESET
  1533. #define __USART2_RELEASE_RESET __HAL_RCC_USART2_RELEASE_RESET
  1534. #define __USART3_CLK_DISABLE __HAL_RCC_USART3_CLK_DISABLE
  1535. #define __USART3_CLK_ENABLE __HAL_RCC_USART3_CLK_ENABLE
  1536. #define __USART3_CLK_SLEEP_DISABLE __HAL_RCC_USART3_CLK_SLEEP_DISABLE
  1537. #define __USART3_CLK_SLEEP_ENABLE __HAL_RCC_USART3_CLK_SLEEP_ENABLE
  1538. #define __USART3_FORCE_RESET __HAL_RCC_USART3_FORCE_RESET
  1539. #define __USART3_RELEASE_RESET __HAL_RCC_USART3_RELEASE_RESET
  1540. #define __USART4_CLK_DISABLE __HAL_RCC_USART4_CLK_DISABLE
  1541. #define __USART4_CLK_ENABLE __HAL_RCC_USART4_CLK_ENABLE
  1542. #define __USART4_CLK_SLEEP_ENABLE __HAL_RCC_USART4_CLK_SLEEP_ENABLE
  1543. #define __USART4_CLK_SLEEP_DISABLE __HAL_RCC_USART4_CLK_SLEEP_DISABLE
  1544. #define __USART4_FORCE_RESET __HAL_RCC_USART4_FORCE_RESET
  1545. #define __USART4_RELEASE_RESET __HAL_RCC_USART4_RELEASE_RESET
  1546. #define __USART5_CLK_DISABLE __HAL_RCC_USART5_CLK_DISABLE
  1547. #define __USART5_CLK_ENABLE __HAL_RCC_USART5_CLK_ENABLE
  1548. #define __USART5_CLK_SLEEP_ENABLE __HAL_RCC_USART5_CLK_SLEEP_ENABLE
  1549. #define __USART5_CLK_SLEEP_DISABLE __HAL_RCC_USART5_CLK_SLEEP_DISABLE
  1550. #define __USART5_FORCE_RESET __HAL_RCC_USART5_FORCE_RESET
  1551. #define __USART5_RELEASE_RESET __HAL_RCC_USART5_RELEASE_RESET
  1552. #define __USART7_CLK_DISABLE __HAL_RCC_USART7_CLK_DISABLE
  1553. #define __USART7_CLK_ENABLE __HAL_RCC_USART7_CLK_ENABLE
  1554. #define __USART7_FORCE_RESET __HAL_RCC_USART7_FORCE_RESET
  1555. #define __USART7_RELEASE_RESET __HAL_RCC_USART7_RELEASE_RESET
  1556. #define __USART8_CLK_DISABLE __HAL_RCC_USART8_CLK_DISABLE
  1557. #define __USART8_CLK_ENABLE __HAL_RCC_USART8_CLK_ENABLE
  1558. #define __USART8_FORCE_RESET __HAL_RCC_USART8_FORCE_RESET
  1559. #define __USART8_RELEASE_RESET __HAL_RCC_USART8_RELEASE_RESET
  1560. #define __USB_CLK_DISABLE __HAL_RCC_USB_CLK_DISABLE
  1561. #define __USB_CLK_ENABLE __HAL_RCC_USB_CLK_ENABLE
  1562. #define __USB_FORCE_RESET __HAL_RCC_USB_FORCE_RESET
  1563. #define __USB_CLK_SLEEP_ENABLE __HAL_RCC_USB_CLK_SLEEP_ENABLE
  1564. #define __USB_CLK_SLEEP_DISABLE __HAL_RCC_USB_CLK_SLEEP_DISABLE
  1565. #define __USB_OTG_FS_CLK_DISABLE __HAL_RCC_USB_OTG_FS_CLK_DISABLE
  1566. #define __USB_OTG_FS_CLK_ENABLE __HAL_RCC_USB_OTG_FS_CLK_ENABLE
  1567. #define __USB_RELEASE_RESET __HAL_RCC_USB_RELEASE_RESET
  1568. #define __WWDG_CLK_DISABLE __HAL_RCC_WWDG_CLK_DISABLE
  1569. #define __WWDG_CLK_ENABLE __HAL_RCC_WWDG_CLK_ENABLE
  1570. #define __WWDG_CLK_SLEEP_DISABLE __HAL_RCC_WWDG_CLK_SLEEP_DISABLE
  1571. #define __WWDG_CLK_SLEEP_ENABLE __HAL_RCC_WWDG_CLK_SLEEP_ENABLE
  1572. #define __WWDG_FORCE_RESET __HAL_RCC_WWDG_FORCE_RESET
  1573. #define __WWDG_RELEASE_RESET __HAL_RCC_WWDG_RELEASE_RESET
  1574. #define __TIM21_CLK_ENABLE __HAL_RCC_TIM21_CLK_ENABLE
  1575. #define __TIM21_CLK_DISABLE __HAL_RCC_TIM21_CLK_DISABLE
  1576. #define __TIM21_FORCE_RESET __HAL_RCC_TIM21_FORCE_RESET
  1577. #define __TIM21_RELEASE_RESET __HAL_RCC_TIM21_RELEASE_RESET
  1578. #define __TIM21_CLK_SLEEP_ENABLE __HAL_RCC_TIM21_CLK_SLEEP_ENABLE
  1579. #define __TIM21_CLK_SLEEP_DISABLE __HAL_RCC_TIM21_CLK_SLEEP_DISABLE
  1580. #define __TIM22_CLK_ENABLE __HAL_RCC_TIM22_CLK_ENABLE
  1581. #define __TIM22_CLK_DISABLE __HAL_RCC_TIM22_CLK_DISABLE
  1582. #define __TIM22_FORCE_RESET __HAL_RCC_TIM22_FORCE_RESET
  1583. #define __TIM22_RELEASE_RESET __HAL_RCC_TIM22_RELEASE_RESET
  1584. #define __TIM22_CLK_SLEEP_ENABLE __HAL_RCC_TIM22_CLK_SLEEP_ENABLE
  1585. #define __TIM22_CLK_SLEEP_DISABLE __HAL_RCC_TIM22_CLK_SLEEP_DISABLE
  1586. #define __CRS_CLK_DISABLE __HAL_RCC_CRS_CLK_DISABLE
  1587. #define __CRS_CLK_ENABLE __HAL_RCC_CRS_CLK_ENABLE
  1588. #define __CRS_CLK_SLEEP_DISABLE __HAL_RCC_CRS_CLK_SLEEP_DISABLE
  1589. #define __CRS_CLK_SLEEP_ENABLE __HAL_RCC_CRS_CLK_SLEEP_ENABLE
  1590. #define __CRS_FORCE_RESET __HAL_RCC_CRS_FORCE_RESET
  1591. #define __CRS_RELEASE_RESET __HAL_RCC_CRS_RELEASE_RESET
  1592. #define __RCC_BACKUPRESET_FORCE __HAL_RCC_BACKUPRESET_FORCE
  1593. #define __RCC_BACKUPRESET_RELEASE __HAL_RCC_BACKUPRESET_RELEASE
  1594. #define __USB_OTG_FS_FORCE_RESET __HAL_RCC_USB_OTG_FS_FORCE_RESET
  1595. #define __USB_OTG_FS_RELEASE_RESET __HAL_RCC_USB_OTG_FS_RELEASE_RESET
  1596. #define __USB_OTG_FS_CLK_SLEEP_ENABLE __HAL_RCC_USB_OTG_FS_CLK_SLEEP_ENABLE
  1597. #define __USB_OTG_FS_CLK_SLEEP_DISABLE __HAL_RCC_USB_OTG_FS_CLK_SLEEP_DISABLE
  1598. #define __USB_OTG_HS_CLK_DISABLE __HAL_RCC_USB_OTG_HS_CLK_DISABLE
  1599. #define __USB_OTG_HS_CLK_ENABLE __HAL_RCC_USB_OTG_HS_CLK_ENABLE
  1600. #define __USB_OTG_HS_ULPI_CLK_ENABLE __HAL_RCC_USB_OTG_HS_ULPI_CLK_ENABLE
  1601. #define __USB_OTG_HS_ULPI_CLK_DISABLE __HAL_RCC_USB_OTG_HS_ULPI_CLK_DISABLE
  1602. #define __TIM9_CLK_SLEEP_ENABLE __HAL_RCC_TIM9_CLK_SLEEP_ENABLE
  1603. #define __TIM9_CLK_SLEEP_DISABLE __HAL_RCC_TIM9_CLK_SLEEP_DISABLE
  1604. #define __TIM10_CLK_SLEEP_ENABLE __HAL_RCC_TIM10_CLK_SLEEP_ENABLE
  1605. #define __TIM10_CLK_SLEEP_DISABLE __HAL_RCC_TIM10_CLK_SLEEP_DISABLE
  1606. #define __TIM11_CLK_SLEEP_ENABLE __HAL_RCC_TIM11_CLK_SLEEP_ENABLE
  1607. #define __TIM11_CLK_SLEEP_DISABLE __HAL_RCC_TIM11_CLK_SLEEP_DISABLE
  1608. #define __ETHMACPTP_CLK_SLEEP_ENABLE __HAL_RCC_ETHMACPTP_CLK_SLEEP_ENABLE
  1609. #define __ETHMACPTP_CLK_SLEEP_DISABLE __HAL_RCC_ETHMACPTP_CLK_SLEEP_DISABLE
  1610. #define __ETHMACPTP_CLK_ENABLE __HAL_RCC_ETHMACPTP_CLK_ENABLE
  1611. #define __ETHMACPTP_CLK_DISABLE __HAL_RCC_ETHMACPTP_CLK_DISABLE
  1612. #define __HASH_CLK_ENABLE __HAL_RCC_HASH_CLK_ENABLE
  1613. #define __HASH_FORCE_RESET __HAL_RCC_HASH_FORCE_RESET
  1614. #define __HASH_RELEASE_RESET __HAL_RCC_HASH_RELEASE_RESET
  1615. #define __HASH_CLK_SLEEP_ENABLE __HAL_RCC_HASH_CLK_SLEEP_ENABLE
  1616. #define __HASH_CLK_SLEEP_DISABLE __HAL_RCC_HASH_CLK_SLEEP_DISABLE
  1617. #define __HASH_CLK_DISABLE __HAL_RCC_HASH_CLK_DISABLE
  1618. #define __SPI5_CLK_ENABLE __HAL_RCC_SPI5_CLK_ENABLE
  1619. #define __SPI5_CLK_DISABLE __HAL_RCC_SPI5_CLK_DISABLE
  1620. #define __SPI5_FORCE_RESET __HAL_RCC_SPI5_FORCE_RESET
  1621. #define __SPI5_RELEASE_RESET __HAL_RCC_SPI5_RELEASE_RESET
  1622. #define __SPI5_CLK_SLEEP_ENABLE __HAL_RCC_SPI5_CLK_SLEEP_ENABLE
  1623. #define __SPI5_CLK_SLEEP_DISABLE __HAL_RCC_SPI5_CLK_SLEEP_DISABLE
  1624. #define __SPI6_CLK_ENABLE __HAL_RCC_SPI6_CLK_ENABLE
  1625. #define __SPI6_CLK_DISABLE __HAL_RCC_SPI6_CLK_DISABLE
  1626. #define __SPI6_FORCE_RESET __HAL_RCC_SPI6_FORCE_RESET
  1627. #define __SPI6_RELEASE_RESET __HAL_RCC_SPI6_RELEASE_RESET
  1628. #define __SPI6_CLK_SLEEP_ENABLE __HAL_RCC_SPI6_CLK_SLEEP_ENABLE
  1629. #define __SPI6_CLK_SLEEP_DISABLE __HAL_RCC_SPI6_CLK_SLEEP_DISABLE
  1630. #define __LTDC_CLK_ENABLE __HAL_RCC_LTDC_CLK_ENABLE
  1631. #define __LTDC_CLK_DISABLE __HAL_RCC_LTDC_CLK_DISABLE
  1632. #define __LTDC_FORCE_RESET __HAL_RCC_LTDC_FORCE_RESET
  1633. #define __LTDC_RELEASE_RESET __HAL_RCC_LTDC_RELEASE_RESET
  1634. #define __LTDC_CLK_SLEEP_ENABLE __HAL_RCC_LTDC_CLK_SLEEP_ENABLE
  1635. #define __ETHMAC_CLK_SLEEP_ENABLE __HAL_RCC_ETHMAC_CLK_SLEEP_ENABLE
  1636. #define __ETHMAC_CLK_SLEEP_DISABLE __HAL_RCC_ETHMAC_CLK_SLEEP_DISABLE
  1637. #define __ETHMACTX_CLK_SLEEP_ENABLE __HAL_RCC_ETHMACTX_CLK_SLEEP_ENABLE
  1638. #define __ETHMACTX_CLK_SLEEP_DISABLE __HAL_RCC_ETHMACTX_CLK_SLEEP_DISABLE
  1639. #define __ETHMACRX_CLK_SLEEP_ENABLE __HAL_RCC_ETHMACRX_CLK_SLEEP_ENABLE
  1640. #define __ETHMACRX_CLK_SLEEP_DISABLE __HAL_RCC_ETHMACRX_CLK_SLEEP_DISABLE
  1641. #define __TIM12_CLK_SLEEP_ENABLE __HAL_RCC_TIM12_CLK_SLEEP_ENABLE
  1642. #define __TIM12_CLK_SLEEP_DISABLE __HAL_RCC_TIM12_CLK_SLEEP_DISABLE
  1643. #define __TIM13_CLK_SLEEP_ENABLE __HAL_RCC_TIM13_CLK_SLEEP_ENABLE
  1644. #define __TIM13_CLK_SLEEP_DISABLE __HAL_RCC_TIM13_CLK_SLEEP_DISABLE
  1645. #define __TIM14_CLK_SLEEP_ENABLE __HAL_RCC_TIM14_CLK_SLEEP_ENABLE
  1646. #define __TIM14_CLK_SLEEP_DISABLE __HAL_RCC_TIM14_CLK_SLEEP_DISABLE
  1647. #define __BKPSRAM_CLK_ENABLE __HAL_RCC_BKPSRAM_CLK_ENABLE
  1648. #define __BKPSRAM_CLK_DISABLE __HAL_RCC_BKPSRAM_CLK_DISABLE
  1649. #define __BKPSRAM_CLK_SLEEP_ENABLE __HAL_RCC_BKPSRAM_CLK_SLEEP_ENABLE
  1650. #define __BKPSRAM_CLK_SLEEP_DISABLE __HAL_RCC_BKPSRAM_CLK_SLEEP_DISABLE
  1651. #define __CCMDATARAMEN_CLK_ENABLE __HAL_RCC_CCMDATARAMEN_CLK_ENABLE
  1652. #define __CCMDATARAMEN_CLK_DISABLE __HAL_RCC_CCMDATARAMEN_CLK_DISABLE
  1653. #define __USART6_CLK_ENABLE __HAL_RCC_USART6_CLK_ENABLE
  1654. #define __USART6_CLK_DISABLE __HAL_RCC_USART6_CLK_DISABLE
  1655. #define __USART6_FORCE_RESET __HAL_RCC_USART6_FORCE_RESET
  1656. #define __USART6_RELEASE_RESET __HAL_RCC_USART6_RELEASE_RESET
  1657. #define __USART6_CLK_SLEEP_ENABLE __HAL_RCC_USART6_CLK_SLEEP_ENABLE
  1658. #define __USART6_CLK_SLEEP_DISABLE __HAL_RCC_USART6_CLK_SLEEP_DISABLE
  1659. #define __SPI4_CLK_ENABLE __HAL_RCC_SPI4_CLK_ENABLE
  1660. #define __SPI4_CLK_DISABLE __HAL_RCC_SPI4_CLK_DISABLE
  1661. #define __SPI4_FORCE_RESET __HAL_RCC_SPI4_FORCE_RESET
  1662. #define __SPI4_RELEASE_RESET __HAL_RCC_SPI4_RELEASE_RESET
  1663. #define __SPI4_CLK_SLEEP_ENABLE __HAL_RCC_SPI4_CLK_SLEEP_ENABLE
  1664. #define __SPI4_CLK_SLEEP_DISABLE __HAL_RCC_SPI4_CLK_SLEEP_DISABLE
  1665. #define __GPIOI_CLK_ENABLE __HAL_RCC_GPIOI_CLK_ENABLE
  1666. #define __GPIOI_CLK_DISABLE __HAL_RCC_GPIOI_CLK_DISABLE
  1667. #define __GPIOI_FORCE_RESET __HAL_RCC_GPIOI_FORCE_RESET
  1668. #define __GPIOI_RELEASE_RESET __HAL_RCC_GPIOI_RELEASE_RESET
  1669. #define __GPIOI_CLK_SLEEP_ENABLE __HAL_RCC_GPIOI_CLK_SLEEP_ENABLE
  1670. #define __GPIOI_CLK_SLEEP_DISABLE __HAL_RCC_GPIOI_CLK_SLEEP_DISABLE
  1671. #define __GPIOJ_CLK_ENABLE __HAL_RCC_GPIOJ_CLK_ENABLE
  1672. #define __GPIOJ_CLK_DISABLE __HAL_RCC_GPIOJ_CLK_DISABLE
  1673. #define __GPIOJ_FORCE_RESET __HAL_RCC_GPIOJ_FORCE_RESET
  1674. #define __GPIOJ_RELEASE_RESET __HAL_RCC_GPIOJ_RELEASE_RESET
  1675. #define __GPIOJ_CLK_SLEEP_ENABLE __HAL_RCC_GPIOJ_CLK_SLEEP_ENABLE
  1676. #define __GPIOJ_CLK_SLEEP_DISABLE __HAL_RCC_GPIOJ_CLK_SLEEP_DISABLE
  1677. #define __GPIOK_CLK_ENABLE __HAL_RCC_GPIOK_CLK_ENABLE
  1678. #define __GPIOK_CLK_DISABLE __HAL_RCC_GPIOK_CLK_DISABLE
  1679. #define __GPIOK_RELEASE_RESET __HAL_RCC_GPIOK_RELEASE_RESET
  1680. #define __GPIOK_CLK_SLEEP_ENABLE __HAL_RCC_GPIOK_CLK_SLEEP_ENABLE
  1681. #define __GPIOK_CLK_SLEEP_DISABLE __HAL_RCC_GPIOK_CLK_SLEEP_DISABLE
  1682. #define __ETH_CLK_ENABLE __HAL_RCC_ETH_CLK_ENABLE
  1683. #define __ETH_CLK_DISABLE __HAL_RCC_ETH_CLK_DISABLE
  1684. #define __DCMI_CLK_ENABLE __HAL_RCC_DCMI_CLK_ENABLE
  1685. #define __DCMI_CLK_DISABLE __HAL_RCC_DCMI_CLK_DISABLE
  1686. #define __DCMI_FORCE_RESET __HAL_RCC_DCMI_FORCE_RESET
  1687. #define __DCMI_RELEASE_RESET __HAL_RCC_DCMI_RELEASE_RESET
  1688. #define __DCMI_CLK_SLEEP_ENABLE __HAL_RCC_DCMI_CLK_SLEEP_ENABLE
  1689. #define __DCMI_CLK_SLEEP_DISABLE __HAL_RCC_DCMI_CLK_SLEEP_DISABLE
  1690. #define __UART7_CLK_ENABLE __HAL_RCC_UART7_CLK_ENABLE
  1691. #define __UART7_CLK_DISABLE __HAL_RCC_UART7_CLK_DISABLE
  1692. #define __UART7_RELEASE_RESET __HAL_RCC_UART7_RELEASE_RESET
  1693. #define __UART7_FORCE_RESET __HAL_RCC_UART7_FORCE_RESET
  1694. #define __UART7_CLK_SLEEP_ENABLE __HAL_RCC_UART7_CLK_SLEEP_ENABLE
  1695. #define __UART7_CLK_SLEEP_DISABLE __HAL_RCC_UART7_CLK_SLEEP_DISABLE
  1696. #define __UART8_CLK_ENABLE __HAL_RCC_UART8_CLK_ENABLE
  1697. #define __UART8_CLK_DISABLE __HAL_RCC_UART8_CLK_DISABLE
  1698. #define __UART8_FORCE_RESET __HAL_RCC_UART8_FORCE_RESET
  1699. #define __UART8_RELEASE_RESET __HAL_RCC_UART8_RELEASE_RESET
  1700. #define __UART8_CLK_SLEEP_ENABLE __HAL_RCC_UART8_CLK_SLEEP_ENABLE
  1701. #define __UART8_CLK_SLEEP_DISABLE __HAL_RCC_UART8_CLK_SLEEP_DISABLE
  1702. #define __OTGHS_CLK_SLEEP_ENABLE __HAL_RCC_USB_OTG_HS_CLK_SLEEP_ENABLE
  1703. #define __OTGHS_CLK_SLEEP_DISABLE __HAL_RCC_USB_OTG_HS_CLK_SLEEP_DISABLE
  1704. #define __OTGHS_FORCE_RESET __HAL_RCC_USB_OTG_HS_FORCE_RESET
  1705. #define __OTGHS_RELEASE_RESET __HAL_RCC_USB_OTG_HS_RELEASE_RESET
  1706. #define __OTGHSULPI_CLK_SLEEP_ENABLE __HAL_RCC_USB_OTG_HS_ULPI_CLK_SLEEP_ENABLE
  1707. #define __OTGHSULPI_CLK_SLEEP_DISABLE __HAL_RCC_USB_OTG_HS_ULPI_CLK_SLEEP_DISABLE
  1708. #define __HAL_RCC_OTGHS_CLK_SLEEP_ENABLE __HAL_RCC_USB_OTG_HS_CLK_SLEEP_ENABLE
  1709. #define __HAL_RCC_OTGHS_CLK_SLEEP_DISABLE __HAL_RCC_USB_OTG_HS_CLK_SLEEP_DISABLE
  1710. #define __HAL_RCC_OTGHS_FORCE_RESET __HAL_RCC_USB_OTG_HS_FORCE_RESET
  1711. #define __HAL_RCC_OTGHS_RELEASE_RESET __HAL_RCC_USB_OTG_HS_RELEASE_RESET
  1712. #define __HAL_RCC_OTGHSULPI_CLK_SLEEP_ENABLE __HAL_RCC_USB_OTG_HS_ULPI_CLK_SLEEP_ENABLE
  1713. #define __HAL_RCC_OTGHSULPI_CLK_SLEEP_DISABLE __HAL_RCC_USB_OTG_HS_ULPI_CLK_SLEEP_DISABLE
  1714. #define __CRYP_FORCE_RESET __HAL_RCC_CRYP_FORCE_RESET
  1715. #define __SRAM3_CLK_SLEEP_ENABLE __HAL_RCC_SRAM3_CLK_SLEEP_ENABLE
  1716. #define __CAN2_CLK_SLEEP_ENABLE __HAL_RCC_CAN2_CLK_SLEEP_ENABLE
  1717. #define __CAN2_CLK_SLEEP_DISABLE __HAL_RCC_CAN2_CLK_SLEEP_DISABLE
  1718. #define __DAC_CLK_SLEEP_ENABLE __HAL_RCC_DAC_CLK_SLEEP_ENABLE
  1719. #define __DAC_CLK_SLEEP_DISABLE __HAL_RCC_DAC_CLK_SLEEP_DISABLE
  1720. #define __ADC2_CLK_SLEEP_ENABLE __HAL_RCC_ADC2_CLK_SLEEP_ENABLE
  1721. #define __ADC2_CLK_SLEEP_DISABLE __HAL_RCC_ADC2_CLK_SLEEP_DISABLE
  1722. #define __ADC3_CLK_SLEEP_ENABLE __HAL_RCC_ADC3_CLK_SLEEP_ENABLE
  1723. #define __ADC3_CLK_SLEEP_DISABLE __HAL_RCC_ADC3_CLK_SLEEP_DISABLE
  1724. #define __FSMC_FORCE_RESET __HAL_RCC_FSMC_FORCE_RESET
  1725. #define __FSMC_RELEASE_RESET __HAL_RCC_FSMC_RELEASE_RESET
  1726. #define __FSMC_CLK_SLEEP_ENABLE __HAL_RCC_FSMC_CLK_SLEEP_ENABLE
  1727. #define __FSMC_CLK_SLEEP_DISABLE __HAL_RCC_FSMC_CLK_SLEEP_DISABLE
  1728. #define __SDIO_FORCE_RESET __HAL_RCC_SDIO_FORCE_RESET
  1729. #define __SDIO_RELEASE_RESET __HAL_RCC_SDIO_RELEASE_RESET
  1730. #define __SDIO_CLK_SLEEP_DISABLE __HAL_RCC_SDIO_CLK_SLEEP_DISABLE
  1731. #define __SDIO_CLK_SLEEP_ENABLE __HAL_RCC_SDIO_CLK_SLEEP_ENABLE
  1732. #define __DMA2D_CLK_ENABLE __HAL_RCC_DMA2D_CLK_ENABLE
  1733. #define __DMA2D_CLK_DISABLE __HAL_RCC_DMA2D_CLK_DISABLE
  1734. #define __DMA2D_FORCE_RESET __HAL_RCC_DMA2D_FORCE_RESET
  1735. #define __DMA2D_RELEASE_RESET __HAL_RCC_DMA2D_RELEASE_RESET
  1736. #define __DMA2D_CLK_SLEEP_ENABLE __HAL_RCC_DMA2D_CLK_SLEEP_ENABLE
  1737. #define __DMA2D_CLK_SLEEP_DISABLE __HAL_RCC_DMA2D_CLK_SLEEP_DISABLE
  1738. /* alias define maintained for legacy */
  1739. #define __HAL_RCC_OTGFS_FORCE_RESET __HAL_RCC_USB_OTG_FS_FORCE_RESET
  1740. #define __HAL_RCC_OTGFS_RELEASE_RESET __HAL_RCC_USB_OTG_FS_RELEASE_RESET
  1741. #define __HAL_RCC_I2SCLK __HAL_RCC_I2S_CONFIG
  1742. #define __HAL_RCC_I2SCLK_CONFIG __HAL_RCC_I2S_CONFIG
  1743. #define __RCC_PLLSRC RCC_GET_PLL_OSCSOURCE
  1744. #define IS_RCC_MSIRANGE IS_RCC_MSI_CLOCK_RANGE
  1745. #define IS_RCC_RTCCLK_SOURCE IS_RCC_RTCCLKSOURCE
  1746. #define IS_RCC_SYSCLK_DIV IS_RCC_HCLK
  1747. #define IS_RCC_HCLK_DIV IS_RCC_PCLK
  1748. #define IS_RCC_MCOSOURCE IS_RCC_MCO1SOURCE
  1749. #define RCC_MCO_NODIV RCC_MCODIV_1
  1750. #define RCC_RTCCLKSOURCE_NONE RCC_RTCCLKSOURCE_NO_CLK
  1751. #define HSION_BitNumber RCC_HSION_BIT_NUMBER
  1752. #define CSSON_BitNumber RCC_CSSON_BIT_NUMBER
  1753. #define PLLON_BitNumber RCC_PLLON_BIT_NUMBER
  1754. #define PLLI2SON_BitNumber RCC_PLLI2SON_BIT_NUMBER
  1755. #define I2SSRC_BitNumber RCC_I2SSRC_BIT_NUMBER
  1756. #define RTCEN_BitNumber RCC_RTCEN_BIT_NUMBER
  1757. #define BDRST_BitNumber RCC_BDRST_BIT_NUMBER
  1758. #define LSION_BitNumber RCC_LSION_BIT_NUMBER
  1759. #define PLLSAION_BitNumber RCC_PLLSAION_BIT_NUMBER
  1760. #define TIMPRE_BitNumber RCC_TIMPRE_BIT_NUMBER
  1761. #define CR_BYTE2_ADDRESS RCC_CR_BYTE2_ADDRESS
  1762. #define CIR_BYTE1_ADDRESS RCC_CIR_BYTE1_ADDRESS
  1763. #define CIR_BYTE2_ADDRESS RCC_CIR_BYTE2_ADDRESS
  1764. #define BDCR_BYTE0_ADDRESS RCC_BDCR_BYTE0_ADDRESS
  1765. #define DBP_TIMEOUT_VALUE RCC_DBP_TIMEOUT_VALUE
  1766. #define LSE_TIMEOUT_VALUE RCC_LSE_TIMEOUT_VALUE
  1767. #define CR_HSION_BB RCC_CR_HSION_BB
  1768. #define CR_CSSON_BB RCC_CR_CSSON_BB
  1769. #define CR_PLLON_BB RCC_CR_PLLON_BB
  1770. #define CR_PLLI2SON_BB RCC_CR_PLLI2SON_BB
  1771. #define CR_MSION_BB RCC_CR_MSION_BB
  1772. #define CSR_LSION_BB RCC_CSR_LSION_BB
  1773. #define CSR_LSEON_BB RCC_CSR_LSEON_BB
  1774. #define CSR_LSEBYP_BB RCC_CSR_LSEBYP_BB
  1775. #define CSR_RTCEN_BB RCC_CSR_RTCEN_BB
  1776. #define CSR_RTCRST_BB RCC_CSR_RTCRST_BB
  1777. #define CFGR_I2SSRC_BB RCC_CFGR_I2SSRC_BB
  1778. #define BDCR_RTCEN_BB RCC_BDCR_RTCEN_BB
  1779. #define BDCR_BDRST_BB RCC_BDCR_BDRST_BB
  1780. #define CR_PLLSAION_BB RCC_CR_PLLSAION_BB
  1781. #define DCKCFGR_TIMPRE_BB RCC_DCKCFGR_TIMPRE_BB
  1782. /**
  1783. * @}
  1784. */
  1785. /** @defgroup HAL_RNG_Aliased_Macros HAL RNG Aliased Macros maintained for legacy purpose
  1786. * @{
  1787. */
  1788. #define HAL_RNG_ReadyCallback(__HANDLE__) HAL_RNG_ReadyDataCallback((__HANDLE__), uint32_t random32bit)
  1789. /**
  1790. * @}
  1791. */
  1792. /** @defgroup HAL_RTC_Aliased_Macros HAL RTC Aliased Macros maintained for legacy purpose
  1793. * @{
  1794. */
  1795. #define __HAL_RTC_CLEAR_FLAG __HAL_RTC_EXTI_CLEAR_FLAG
  1796. #define __HAL_RTC_DISABLE_IT __HAL_RTC_EXTI_DISABLE_IT
  1797. #define __HAL_RTC_ENABLE_IT __HAL_RTC_EXTI_ENABLE_IT
  1798. #if defined (STM32F1)
  1799. #define __HAL_RTC_EXTI_CLEAR_FLAG(RTC_EXTI_LINE_ALARM_EVENT) __HAL_RTC_ALARM_EXTI_CLEAR_FLAG()
  1800. #define __HAL_RTC_EXTI_ENABLE_IT(RTC_EXTI_LINE_ALARM_EVENT) __HAL_RTC_ALARM_EXTI_ENABLE_IT()
  1801. #define __HAL_RTC_EXTI_DISABLE_IT(RTC_EXTI_LINE_ALARM_EVENT) __HAL_RTC_ALARM_EXTI_DISABLE_IT()
  1802. #define __HAL_RTC_EXTI_GET_FLAG(RTC_EXTI_LINE_ALARM_EVENT) __HAL_RTC_ALARM_EXTI_GET_FLAG()
  1803. #define __HAL_RTC_EXTI_GENERATE_SWIT(RTC_EXTI_LINE_ALARM_EVENT) __HAL_RTC_ALARM_EXTI_GENERATE_SWIT()
  1804. #else
  1805. #define __HAL_RTC_EXTI_CLEAR_FLAG(__EXTI_LINE__) (((__EXTI_LINE__) == RTC_EXTI_LINE_ALARM_EVENT) ? __HAL_RTC_ALARM_EXTI_CLEAR_FLAG() : \
  1806. (((__EXTI_LINE__) == RTC_EXTI_LINE_WAKEUPTIMER_EVENT) ? __HAL_RTC_WAKEUPTIMER_EXTI_CLEAR_FLAG() : \
  1807. __HAL_RTC_TAMPER_TIMESTAMP_EXTI_CLEAR_FLAG()))
  1808. #define __HAL_RTC_EXTI_ENABLE_IT(__EXTI_LINE__) (((__EXTI_LINE__) == RTC_EXTI_LINE_ALARM_EVENT) ? __HAL_RTC_ALARM_EXTI_ENABLE_IT() : \
  1809. (((__EXTI_LINE__) == RTC_EXTI_LINE_WAKEUPTIMER_EVENT) ? __HAL_RTC_WAKEUPTIMER_EXTI_ENABLE_IT() : \
  1810. __HAL_RTC_TAMPER_TIMESTAMP_EXTI_ENABLE_IT()))
  1811. #define __HAL_RTC_EXTI_DISABLE_IT(__EXTI_LINE__) (((__EXTI_LINE__) == RTC_EXTI_LINE_ALARM_EVENT) ? __HAL_RTC_ALARM_EXTI_DISABLE_IT() : \
  1812. (((__EXTI_LINE__) == RTC_EXTI_LINE_WAKEUPTIMER_EVENT) ? __HAL_RTC_WAKEUPTIMER_EXTI_DISABLE_IT() : \
  1813. __HAL_RTC_TAMPER_TIMESTAMP_EXTI_DISABLE_IT()))
  1814. #define __HAL_RTC_EXTI_GET_FLAG(__EXTI_LINE__) (((__EXTI_LINE__) == RTC_EXTI_LINE_ALARM_EVENT) ? __HAL_RTC_ALARM_EXTI_GET_FLAG() : \
  1815. (((__EXTI_LINE__) == RTC_EXTI_LINE_WAKEUPTIMER_EVENT) ? __HAL_RTC_WAKEUPTIMER_EXTI_GET_FLAG() : \
  1816. __HAL_RTC_TAMPER_TIMESTAMP_EXTI_GET_FLAG()))
  1817. #define __HAL_RTC_EXTI_GENERATE_SWIT(__EXTI_LINE__) (((__EXTI_LINE__) == RTC_EXTI_LINE_ALARM_EVENT) ? __HAL_RTC_ALARM_EXTI_GENERATE_SWIT() : \
  1818. (((__EXTI_LINE__) == RTC_EXTI_LINE_WAKEUPTIMER_EVENT) ? __HAL_RTC_WAKEUPTIMER_EXTI_GENERATE_SWIT() : \
  1819. __HAL_RTC_TAMPER_TIMESTAMP_EXTI_GENERATE_SWIT()))
  1820. #endif /* STM32F1 */
  1821. #define IS_ALARM IS_RTC_ALARM
  1822. #define IS_ALARM_MASK IS_RTC_ALARM_MASK
  1823. #define IS_TAMPER IS_RTC_TAMPER
  1824. #define IS_TAMPER_ERASE_MODE IS_RTC_TAMPER_ERASE_MODE
  1825. #define IS_TAMPER_FILTER IS_RTC_TAMPER_FILTER
  1826. #define IS_TAMPER_INTERRUPT IS_RTC_TAMPER_INTERRUPT
  1827. #define IS_TAMPER_MASKFLAG_STATE IS_RTC_TAMPER_MASKFLAG_STATE
  1828. #define IS_TAMPER_PRECHARGE_DURATION IS_RTC_TAMPER_PRECHARGE_DURATION
  1829. #define IS_TAMPER_PULLUP_STATE IS_RTC_TAMPER_PULLUP_STATE
  1830. #define IS_TAMPER_SAMPLING_FREQ IS_RTC_TAMPER_SAMPLING_FREQ
  1831. #define IS_TAMPER_TIMESTAMPONTAMPER_DETECTION IS_RTC_TAMPER_TIMESTAMPONTAMPER_DETECTION
  1832. #define IS_TAMPER_TRIGGER IS_RTC_TAMPER_TRIGGER
  1833. #define IS_WAKEUP_CLOCK IS_RTC_WAKEUP_CLOCK
  1834. #define IS_WAKEUP_COUNTER IS_RTC_WAKEUP_COUNTER
  1835. #define __RTC_WRITEPROTECTION_ENABLE __HAL_RTC_WRITEPROTECTION_ENABLE
  1836. #define __RTC_WRITEPROTECTION_DISABLE __HAL_RTC_WRITEPROTECTION_DISABLE
  1837. /**
  1838. * @}
  1839. */
  1840. /** @defgroup HAL_SD_Aliased_Macros HAL SD Aliased Macros maintained for legacy purpose
  1841. * @{
  1842. */
  1843. #define SD_OCR_CID_CSD_OVERWRIETE SD_OCR_CID_CSD_OVERWRITE
  1844. #define SD_CMD_SD_APP_STAUS SD_CMD_SD_APP_STATUS
  1845. /**
  1846. * @}
  1847. */
  1848. /** @defgroup HAL_SMARTCARD_Aliased_Macros HAL SMARTCARD Aliased Macros maintained for legacy purpose
  1849. * @{
  1850. */
  1851. #define __SMARTCARD_ENABLE_IT __HAL_SMARTCARD_ENABLE_IT
  1852. #define __SMARTCARD_DISABLE_IT __HAL_SMARTCARD_DISABLE_IT
  1853. #define __SMARTCARD_ENABLE __HAL_SMARTCARD_ENABLE
  1854. #define __SMARTCARD_DISABLE __HAL_SMARTCARD_DISABLE
  1855. #define __SMARTCARD_DMA_REQUEST_ENABLE __HAL_SMARTCARD_DMA_REQUEST_ENABLE
  1856. #define __SMARTCARD_DMA_REQUEST_DISABLE __HAL_SMARTCARD_DMA_REQUEST_DISABLE
  1857. #define __HAL_SMARTCARD_GETCLOCKSOURCE SMARTCARD_GETCLOCKSOURCE
  1858. #define __SMARTCARD_GETCLOCKSOURCE SMARTCARD_GETCLOCKSOURCE
  1859. #define IS_SMARTCARD_ONEBIT_SAMPLING IS_SMARTCARD_ONE_BIT_SAMPLE
  1860. #define SMARTCARD_WORDLENGTH_8B ((uint32_t)0x00000000)
  1861. #define SMARTCARD_STOPBITS_1 ((uint32_t)0x00000000)
  1862. #define SMARTCARD_STOPBITS_2 ((uint32_t)USART_CR2_STOP_1)
  1863. #define SMARTCARD_PARITY_NONE ((uint32_t)0x00000000)
  1864. /**
  1865. * @}
  1866. */
  1867. /** @defgroup HAL_SMBUS_Aliased_Macros HAL SMBUS Aliased Macros maintained for legacy purpose
  1868. * @{
  1869. */
  1870. #define __HAL_SMBUS_RESET_CR1 SMBUS_RESET_CR1
  1871. #define __HAL_SMBUS_RESET_CR2 SMBUS_RESET_CR2
  1872. #define __HAL_SMBUS_GENERATE_START SMBUS_GENERATE_START
  1873. #define __HAL_SMBUS_GET_ADDR_MATCH SMBUS_GET_ADDR_MATCH
  1874. #define __HAL_SMBUS_GET_DIR SMBUS_GET_DIR
  1875. #define __HAL_SMBUS_GET_STOP_MODE SMBUS_GET_STOP_MODE
  1876. #define __HAL_SMBUS_GET_PEC_MODE SMBUS_GET_PEC_MODE
  1877. #define __HAL_SMBUS_GET_ALERT_ENABLED SMBUS_GET_ALERT_ENABLED
  1878. /**
  1879. * @}
  1880. */
  1881. /** @defgroup HAL_SPI_Aliased_Macros HAL SPI Aliased Macros maintained for legacy purpose
  1882. * @{
  1883. */
  1884. #define __HAL_SPI_1LINE_TX SPI_1LINE_TX
  1885. #define __HAL_SPI_1LINE_RX SPI_1LINE_RX
  1886. #define __HAL_SPI_RESET_CRC SPI_RESET_CRC
  1887. /**
  1888. * @}
  1889. */
  1890. /** @defgroup HAL_UART_Aliased_Macros HAL UART Aliased Macros maintained for legacy purpose
  1891. * @{
  1892. */
  1893. #define __HAL_UART_GETCLOCKSOURCE UART_GETCLOCKSOURCE
  1894. #define __HAL_UART_MASK_COMPUTATION UART_MASK_COMPUTATION
  1895. #define __UART_GETCLOCKSOURCE UART_GETCLOCKSOURCE
  1896. #define __UART_MASK_COMPUTATION UART_MASK_COMPUTATION
  1897. #define IS_UART_WAKEUPMETHODE IS_UART_WAKEUPMETHOD
  1898. #define IS_UART_ONEBIT_SAMPLE IS_UART_ONE_BIT_SAMPLE
  1899. #define IS_UART_ONEBIT_SAMPLING IS_UART_ONE_BIT_SAMPLE
  1900. /**
  1901. * @}
  1902. */
  1903. /** @defgroup HAL_USART_Aliased_Macros HAL USART Aliased Macros maintained for legacy purpose
  1904. * @{
  1905. */
  1906. #define __USART_ENABLE_IT __HAL_USART_ENABLE_IT
  1907. #define __USART_DISABLE_IT __HAL_USART_DISABLE_IT
  1908. #define __USART_ENABLE __HAL_USART_ENABLE
  1909. #define __USART_DISABLE __HAL_USART_DISABLE
  1910. #define __HAL_USART_GETCLOCKSOURCE USART_GETCLOCKSOURCE
  1911. #define __USART_GETCLOCKSOURCE USART_GETCLOCKSOURCE
  1912. /**
  1913. * @}
  1914. */
  1915. /** @defgroup HAL_USB_Aliased_Macros HAL USB Aliased Macros maintained for legacy purpose
  1916. * @{
  1917. */
  1918. #define USB_EXTI_LINE_WAKEUP USB_WAKEUP_EXTI_LINE
  1919. #define USB_FS_EXTI_TRIGGER_RISING_EDGE USB_OTG_FS_WAKEUP_EXTI_RISING_EDGE
  1920. #define USB_FS_EXTI_TRIGGER_FALLING_EDGE USB_OTG_FS_WAKEUP_EXTI_FALLING_EDGE
  1921. #define USB_FS_EXTI_TRIGGER_BOTH_EDGE USB_OTG_FS_WAKEUP_EXTI_RISING_FALLING_EDGE
  1922. #define USB_FS_EXTI_LINE_WAKEUP USB_OTG_FS_WAKEUP_EXTI_LINE
  1923. #define USB_HS_EXTI_TRIGGER_RISING_EDGE USB_OTG_HS_WAKEUP_EXTI_RISING_EDGE
  1924. #define USB_HS_EXTI_TRIGGER_FALLING_EDGE USB_OTG_HS_WAKEUP_EXTI_FALLING_EDGE
  1925. #define USB_HS_EXTI_TRIGGER_BOTH_EDGE USB_OTG_HS_WAKEUP_EXTI_RISING_FALLING_EDGE
  1926. #define USB_HS_EXTI_LINE_WAKEUP USB_OTG_HS_WAKEUP_EXTI_LINE
  1927. #define __HAL_USB_EXTI_ENABLE_IT __HAL_USB_WAKEUP_EXTI_ENABLE_IT
  1928. #define __HAL_USB_EXTI_DISABLE_IT __HAL_USB_WAKEUP_EXTI_DISABLE_IT
  1929. #define __HAL_USB_EXTI_GET_FLAG __HAL_USB_WAKEUP_EXTI_GET_FLAG
  1930. #define __HAL_USB_EXTI_CLEAR_FLAG __HAL_USB_WAKEUP_EXTI_CLEAR_FLAG
  1931. #define __HAL_USB_EXTI_SET_RISING_EDGE_TRIGGER __HAL_USB_WAKEUP_EXTI_ENABLE_RISING_EDGE
  1932. #define __HAL_USB_EXTI_SET_FALLING_EDGE_TRIGGER __HAL_USB_WAKEUP_EXTI_ENABLE_FALLING_EDGE
  1933. #define __HAL_USB_EXTI_SET_FALLINGRISING_TRIGGER __HAL_USB_WAKEUP_EXTI_ENABLE_RISING_FALLING_EDGE
  1934. #define __HAL_USB_FS_EXTI_ENABLE_IT __HAL_USB_OTG_FS_WAKEUP_EXTI_ENABLE_IT
  1935. #define __HAL_USB_FS_EXTI_DISABLE_IT __HAL_USB_OTG_FS_WAKEUP_EXTI_DISABLE_IT
  1936. #define __HAL_USB_FS_EXTI_GET_FLAG __HAL_USB_OTG_FS_WAKEUP_EXTI_GET_FLAG
  1937. #define __HAL_USB_FS_EXTI_CLEAR_FLAG __HAL_USB_OTG_FS_WAKEUP_EXTI_CLEAR_FLAG
  1938. #define __HAL_USB_FS_EXTI_SET_RISING_EGDE_TRIGGER __HAL_USB_OTG_FS_WAKEUP_EXTI_ENABLE_RISING_EDGE
  1939. #define __HAL_USB_FS_EXTI_SET_FALLING_EGDE_TRIGGER __HAL_USB_OTG_FS_WAKEUP_EXTI_ENABLE_FALLING_EDGE
  1940. #define __HAL_USB_FS_EXTI_SET_FALLINGRISING_TRIGGER __HAL_USB_OTG_FS_WAKEUP_EXTI_ENABLE_RISING_FALLING_EDGE
  1941. #define __HAL_USB_FS_EXTI_GENERATE_SWIT __HAL_USB_OTG_FS_WAKEUP_EXTI_GENERATE_SWIT
  1942. #define __HAL_USB_HS_EXTI_ENABLE_IT __HAL_USB_OTG_HS_WAKEUP_EXTI_ENABLE_IT
  1943. #define __HAL_USB_HS_EXTI_DISABLE_IT __HAL_USB_OTG_HS_WAKEUP_EXTI_DISABLE_IT
  1944. #define __HAL_USB_HS_EXTI_GET_FLAG __HAL_USB_OTG_HS_WAKEUP_EXTI_GET_FLAG
  1945. #define __HAL_USB_HS_EXTI_CLEAR_FLAG __HAL_USB_OTG_HS_WAKEUP_EXTI_CLEAR_FLAG
  1946. #define __HAL_USB_HS_EXTI_SET_RISING_EGDE_TRIGGER __HAL_USB_OTG_HS_WAKEUP_EXTI_ENABLE_RISING_EDGE
  1947. #define __HAL_USB_HS_EXTI_SET_FALLING_EGDE_TRIGGER __HAL_USB_OTG_HS_WAKEUP_EXTI_ENABLE_FALLING_EDGE
  1948. #define __HAL_USB_HS_EXTI_SET_FALLINGRISING_TRIGGER __HAL_USB_OTG_HS_WAKEUP_EXTI_ENABLE_RISING_FALLING_EDGE
  1949. #define __HAL_USB_HS_EXTI_GENERATE_SWIT __HAL_USB_OTG_HS_WAKEUP_EXTI_GENERATE_SWIT
  1950. #define HAL_PCD_ActiveRemoteWakeup HAL_PCD_ActivateRemoteWakeup
  1951. #define HAL_PCD_DeActiveRemoteWakeup HAL_PCD_DeActivateRemoteWakeup
  1952. #define HAL_PCD_SetTxFiFo HAL_PCDEx_SetTxFiFo
  1953. #define HAL_PCD_SetRxFiFo HAL_PCDEx_SetRxFiFo
  1954. /**
  1955. * @}
  1956. */
  1957. /** @defgroup HAL_TIM_Aliased_Macros HAL TIM Aliased Macros maintained for legacy purpose
  1958. * @{
  1959. */
  1960. #define __HAL_TIM_SetICPrescalerValue TIM_SET_ICPRESCALERVALUE
  1961. #define __HAL_TIM_ResetICPrescalerValue TIM_RESET_ICPRESCALERVALUE
  1962. #define TIM_GET_ITSTATUS __HAL_TIM_GET_IT_SOURCE
  1963. #define TIM_GET_CLEAR_IT __HAL_TIM_CLEAR_IT
  1964. #define __HAL_TIM_GET_ITSTATUS __HAL_TIM_GET_IT_SOURCE
  1965. #define __HAL_TIM_DIRECTION_STATUS __HAL_TIM_IS_TIM_COUNTING_DOWN
  1966. #define __HAL_TIM_PRESCALER __HAL_TIM_SET_PRESCALER
  1967. #define __HAL_TIM_SetCounter __HAL_TIM_SET_COUNTER
  1968. #define __HAL_TIM_GetCounter __HAL_TIM_GET_COUNTER
  1969. #define __HAL_TIM_SetAutoreload __HAL_TIM_SET_AUTORELOAD
  1970. #define __HAL_TIM_GetAutoreload __HAL_TIM_GET_AUTORELOAD
  1971. #define __HAL_TIM_SetClockDivision __HAL_TIM_SET_CLOCKDIVISION
  1972. #define __HAL_TIM_GetClockDivision __HAL_TIM_GET_CLOCKDIVISION
  1973. #define __HAL_TIM_SetICPrescaler __HAL_TIM_SET_ICPRESCALER
  1974. #define __HAL_TIM_GetICPrescaler __HAL_TIM_GET_ICPRESCALER
  1975. #define __HAL_TIM_SetCompare __HAL_TIM_SET_COMPARE
  1976. #define __HAL_TIM_GetCompare __HAL_TIM_GET_COMPARE
  1977. #define TIM_TS_ITR0 ((uint32_t)0x0000)
  1978. #define TIM_TS_ITR1 ((uint32_t)0x0010)
  1979. #define TIM_TS_ITR2 ((uint32_t)0x0020)
  1980. #define TIM_TS_ITR3 ((uint32_t)0x0030)
  1981. #define IS_TIM_INTERNAL_TRIGGER_SELECTION(SELECTION) (((SELECTION) == TIM_TS_ITR0) || \
  1982. ((SELECTION) == TIM_TS_ITR1) || \
  1983. ((SELECTION) == TIM_TS_ITR2) || \
  1984. ((SELECTION) == TIM_TS_ITR3))
  1985. #define TIM_CHANNEL_1 ((uint32_t)0x0000)
  1986. #define TIM_CHANNEL_2 ((uint32_t)0x0004)
  1987. #define IS_TIM_PWMI_CHANNELS(CHANNEL) (((CHANNEL) == TIM_CHANNEL_1) || \
  1988. ((CHANNEL) == TIM_CHANNEL_2))
  1989. #define TIM_OUTPUTNSTATE_DISABLE ((uint32_t)0x0000)
  1990. #define TIM_OUTPUTNSTATE_ENABLE (TIM_CCER_CC1NE)
  1991. #define IS_TIM_OUTPUTN_STATE(STATE) (((STATE) == TIM_OUTPUTNSTATE_DISABLE) || \
  1992. ((STATE) == TIM_OUTPUTNSTATE_ENABLE))
  1993. #define TIM_OUTPUTSTATE_DISABLE ((uint32_t)0x0000)
  1994. #define TIM_OUTPUTSTATE_ENABLE (TIM_CCER_CC1E)
  1995. #define IS_TIM_OUTPUT_STATE(STATE) (((STATE) == TIM_OUTPUTSTATE_DISABLE) || \
  1996. ((STATE) == TIM_OUTPUTSTATE_ENABLE))
  1997. /**
  1998. * @}
  1999. */
  2000. /** @defgroup HAL_ETH_Aliased_Macros HAL ETH Aliased Macros maintained for legacy purpose
  2001. * @{
  2002. */
  2003. #define __HAL_ETH_EXTI_ENABLE_IT __HAL_ETH_WAKEUP_EXTI_ENABLE_IT
  2004. #define __HAL_ETH_EXTI_DISABLE_IT __HAL_ETH_WAKEUP_EXTI_DISABLE_IT
  2005. #define __HAL_ETH_EXTI_GET_FLAG __HAL_ETH_WAKEUP_EXTI_GET_FLAG
  2006. #define __HAL_ETH_EXTI_CLEAR_FLAG __HAL_ETH_WAKEUP_EXTI_CLEAR_FLAG
  2007. #define __HAL_ETH_EXTI_SET_RISING_EGDE_TRIGGER __HAL_ETH_WAKEUP_EXTI_ENABLE_RISING_EDGE_TRIGGER
  2008. #define __HAL_ETH_EXTI_SET_FALLING_EGDE_TRIGGER __HAL_ETH_WAKEUP_EXTI_ENABLE_FALLING_EDGE_TRIGGER
  2009. #define __HAL_ETH_EXTI_SET_FALLINGRISING_TRIGGER __HAL_ETH_WAKEUP_EXTI_ENABLE_FALLINGRISING_TRIGGER
  2010. #define ETH_PROMISCIOUSMODE_ENABLE ETH_PROMISCUOUS_MODE_ENABLE
  2011. #define ETH_PROMISCIOUSMODE_DISABLE ETH_PROMISCUOUS_MODE_DISABLE
  2012. #define IS_ETH_PROMISCIOUS_MODE IS_ETH_PROMISCUOUS_MODE
  2013. /**
  2014. * @}
  2015. */
  2016. /** @defgroup HAL_LTDC_Aliased_Macros HAL LTDC Aliased Macros maintained for legacy purpose
  2017. * @{
  2018. */
  2019. #define __HAL_LTDC_LAYER LTDC_LAYER
  2020. /**
  2021. * @}
  2022. */
  2023. /** @defgroup HAL_SAI_Aliased_Macros HAL SAI Aliased Macros maintained for legacy purpose
  2024. * @{
  2025. */
  2026. #define SAI_OUTPUTDRIVE_DISABLED SAI_OUTPUTDRIVE_DISABLE
  2027. #define SAI_OUTPUTDRIVE_ENABLED SAI_OUTPUTDRIVE_ENABLE
  2028. #define SAI_MASTERDIVIDER_ENABLED SAI_MASTERDIVIDER_ENABLE
  2029. #define SAI_MASTERDIVIDER_DISABLED SAI_MASTERDIVIDER_DISABLE
  2030. #define SAI_STREOMODE SAI_STEREOMODE
  2031. #define SAI_FIFOStatus_Empty SAI_FIFOSTATUS_EMPTY
  2032. #define SAI_FIFOStatus_Less1QuarterFull SAI_FIFOSTATUS_LESS1QUARTERFULL
  2033. #define SAI_FIFOStatus_1QuarterFull SAI_FIFOSTATUS_1QUARTERFULL
  2034. #define SAI_FIFOStatus_HalfFull SAI_FIFOSTATUS_HALFFULL
  2035. #define SAI_FIFOStatus_3QuartersFull SAI_FIFOSTATUS_3QUARTERFULL
  2036. #define SAI_FIFOStatus_Full SAI_FIFOSTATUS_FULL
  2037. #define IS_SAI_BLOCK_MONO_STREO_MODE IS_SAI_BLOCK_MONO_STEREO_MODE
  2038. /**
  2039. * @}
  2040. */
  2041. /** @defgroup HAL_PPP_Aliased_Macros HAL PPP Aliased Macros maintained for legacy purpose
  2042. * @{
  2043. */
  2044. /**
  2045. * @}
  2046. */
  2047. #ifdef __cplusplus
  2048. }
  2049. #endif
  2050. #endif /* ___STM32_HAL_LEGACY */
  2051. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/