stm32f4xx_ll_usb.c 48 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705
  1. /**
  2. ******************************************************************************
  3. * @file stm32f4xx_ll_usb.c
  4. * @author MCD Application Team
  5. * @version V1.3.0
  6. * @date 09-March-2015
  7. * @brief USB Low Layer HAL module driver.
  8. *
  9. * This file provides firmware functions to manage the following
  10. * functionalities of the USB Peripheral Controller:
  11. * + Initialization/de-initialization functions
  12. * + I/O operation functions
  13. * + Peripheral Control functions
  14. * + Peripheral State functions
  15. *
  16. @verbatim
  17. ==============================================================================
  18. ##### How to use this driver #####
  19. ==============================================================================
  20. [..]
  21. (#) Fill parameters of Init structure in USB_OTG_CfgTypeDef structure.
  22. (#) Call USB_CoreInit() API to initialize the USB Core peripheral.
  23. (#) The upper HAL HCD/PCD driver will call the right routines for its internal processes.
  24. @endverbatim
  25. ******************************************************************************
  26. * @attention
  27. *
  28. * <h2><center>&copy; COPYRIGHT(c) 2015 STMicroelectronics</center></h2>
  29. *
  30. * Redistribution and use in source and binary forms, with or without modification,
  31. * are permitted provided that the following conditions are met:
  32. * 1. Redistributions of source code must retain the above copyright notice,
  33. * this list of conditions and the following disclaimer.
  34. * 2. Redistributions in binary form must reproduce the above copyright notice,
  35. * this list of conditions and the following disclaimer in the documentation
  36. * and/or other materials provided with the distribution.
  37. * 3. Neither the name of STMicroelectronics nor the names of its contributors
  38. * may be used to endorse or promote products derived from this software
  39. * without specific prior written permission.
  40. *
  41. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  42. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  43. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  44. * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
  45. * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  46. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
  47. * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
  48. * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
  49. * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  50. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  51. *
  52. ******************************************************************************
  53. */
  54. /* Includes ------------------------------------------------------------------*/
  55. #include "stm32f4xx_hal.h"
  56. /** @addtogroup STM32F4xx_LL_USB_DRIVER
  57. * @{
  58. */
  59. #if defined (HAL_PCD_MODULE_ENABLED) || defined (HAL_HCD_MODULE_ENABLED)
  60. /* Private typedef -----------------------------------------------------------*/
  61. /* Private define ------------------------------------------------------------*/
  62. /* Private macro -------------------------------------------------------------*/
  63. /* Private variables ---------------------------------------------------------*/
  64. /* Private function prototypes -----------------------------------------------*/
  65. /* Private functions ---------------------------------------------------------*/
  66. static HAL_StatusTypeDef USB_CoreReset(USB_OTG_GlobalTypeDef *USBx);
  67. /** @defgroup PCD_Private_Functions
  68. * @{
  69. */
  70. /** @defgroup LL_USB_Group1 Initialization/de-initialization functions
  71. * @brief Initialization and Configuration functions
  72. *
  73. @verbatim
  74. ===============================================================================
  75. ##### Initialization/de-initialization functions #####
  76. ===============================================================================
  77. [..] This section provides functions allowing to:
  78. @endverbatim
  79. * @{
  80. */
  81. /**
  82. * @brief Initializes the USB Core
  83. * @param USBx: USB Instance
  84. * @param cfg : pointer to a USB_OTG_CfgTypeDef structure that contains
  85. * the configuration information for the specified USBx peripheral.
  86. * @retval HAL status
  87. */
  88. HAL_StatusTypeDef USB_CoreInit(USB_OTG_GlobalTypeDef *USBx, USB_OTG_CfgTypeDef cfg)
  89. {
  90. if (cfg.phy_itface == USB_OTG_ULPI_PHY)
  91. {
  92. USBx->GCCFG &= ~(USB_OTG_GCCFG_PWRDWN);
  93. /* Init The ULPI Interface */
  94. USBx->GUSBCFG &= ~(USB_OTG_GUSBCFG_TSDPS | USB_OTG_GUSBCFG_ULPIFSLS | USB_OTG_GUSBCFG_PHYSEL);
  95. /* Select vbus source */
  96. USBx->GUSBCFG &= ~(USB_OTG_GUSBCFG_ULPIEVBUSD | USB_OTG_GUSBCFG_ULPIEVBUSI);
  97. if(cfg.use_external_vbus == 1)
  98. {
  99. USBx->GUSBCFG |= USB_OTG_GUSBCFG_ULPIEVBUSD;
  100. }
  101. /* Reset after a PHY select */
  102. USB_CoreReset(USBx);
  103. }
  104. else /* FS interface (embedded Phy) */
  105. {
  106. /* Select FS Embedded PHY */
  107. USBx->GUSBCFG |= USB_OTG_GUSBCFG_PHYSEL;
  108. /* Reset after a PHY select and set Host mode */
  109. USB_CoreReset(USBx);
  110. /* Deactivate the power down*/
  111. USBx->GCCFG = USB_OTG_GCCFG_PWRDWN;
  112. }
  113. if(cfg.dma_enable == ENABLE)
  114. {
  115. USBx->GAHBCFG |= (USB_OTG_GAHBCFG_HBSTLEN_1 | USB_OTG_GAHBCFG_HBSTLEN_2);
  116. USBx->GAHBCFG |= USB_OTG_GAHBCFG_DMAEN;
  117. }
  118. return HAL_OK;
  119. }
  120. /**
  121. * @brief USB_EnableGlobalInt
  122. * Enables the controller's Global Int in the AHB Config reg
  123. * @param USBx : Selected device
  124. * @retval HAL status
  125. */
  126. HAL_StatusTypeDef USB_EnableGlobalInt(USB_OTG_GlobalTypeDef *USBx)
  127. {
  128. USBx->GAHBCFG |= USB_OTG_GAHBCFG_GINT;
  129. return HAL_OK;
  130. }
  131. /**
  132. * @brief USB_DisableGlobalInt
  133. * Disable the controller's Global Int in the AHB Config reg
  134. * @param USBx : Selected device
  135. * @retval HAL status
  136. */
  137. HAL_StatusTypeDef USB_DisableGlobalInt(USB_OTG_GlobalTypeDef *USBx)
  138. {
  139. USBx->GAHBCFG &= ~USB_OTG_GAHBCFG_GINT;
  140. return HAL_OK;
  141. }
  142. /**
  143. * @brief USB_SetCurrentMode : Set functional mode
  144. * @param USBx : Selected device
  145. * @param mode : current core mode
  146. * This parameter can be one of the these values:
  147. * @arg USB_OTG_DEVICE_MODE: Peripheral mode
  148. * @arg USB_OTG_HOST_MODE: Host mode
  149. * @arg USB_OTG_DRD_MODE: Dual Role Device mode
  150. * @retval HAL status
  151. */
  152. HAL_StatusTypeDef USB_SetCurrentMode(USB_OTG_GlobalTypeDef *USBx , USB_OTG_ModeTypeDef mode)
  153. {
  154. USBx->GUSBCFG &= ~(USB_OTG_GUSBCFG_FHMOD | USB_OTG_GUSBCFG_FDMOD);
  155. if ( mode == USB_OTG_HOST_MODE)
  156. {
  157. USBx->GUSBCFG |= USB_OTG_GUSBCFG_FHMOD;
  158. }
  159. else if ( mode == USB_OTG_DEVICE_MODE)
  160. {
  161. USBx->GUSBCFG |= USB_OTG_GUSBCFG_FDMOD;
  162. }
  163. HAL_Delay(50);
  164. return HAL_OK;
  165. }
  166. /**
  167. * @brief USB_DevInit : Initializes the USB_OTG controller registers
  168. * for device mode
  169. * @param USBx : Selected device
  170. * @param cfg : pointer to a USB_OTG_CfgTypeDef structure that contains
  171. * the configuration information for the specified USBx peripheral.
  172. * @retval HAL status
  173. */
  174. HAL_StatusTypeDef USB_DevInit (USB_OTG_GlobalTypeDef *USBx, USB_OTG_CfgTypeDef cfg)
  175. {
  176. uint32_t i = 0;
  177. /*Activate VBUS Sensing B */
  178. #if defined(STM32F446xx)
  179. USBx->GCCFG |= USB_OTG_GCCFG_VBDEN;
  180. if (cfg.vbus_sensing_enable == 0)
  181. {
  182. /*Desactivate VBUS Sensing B */
  183. USBx->GCCFG &= ~USB_OTG_GCCFG_VBDEN;
  184. /* B-peripheral session valid override enable*/
  185. USBx->GOTGCTL |= USB_OTG_GOTGCTL_BVALOEN;
  186. USBx->GOTGCTL |= USB_OTG_GOTGCTL_BVALOVAL;
  187. }
  188. #else
  189. USBx->GCCFG |= USB_OTG_GCCFG_VBUSBSEN;
  190. if (cfg.vbus_sensing_enable == 0)
  191. {
  192. USBx->GCCFG |= USB_OTG_GCCFG_NOVBUSSENS;
  193. }
  194. #endif /* STM32F446xx */
  195. /* Restart the Phy Clock */
  196. USBx_PCGCCTL = 0;
  197. /* Device mode configuration */
  198. USBx_DEVICE->DCFG |= DCFG_FRAME_INTERVAL_80;
  199. if(cfg.phy_itface == USB_OTG_ULPI_PHY)
  200. {
  201. if(cfg.speed == USB_OTG_SPEED_HIGH)
  202. {
  203. /* Set High speed phy */
  204. USB_SetDevSpeed (USBx , USB_OTG_SPEED_HIGH);
  205. }
  206. else
  207. {
  208. /* set High speed phy in Full speed mode */
  209. USB_SetDevSpeed (USBx , USB_OTG_SPEED_HIGH_IN_FULL);
  210. }
  211. }
  212. else
  213. {
  214. /* Set Full speed phy */
  215. USB_SetDevSpeed (USBx , USB_OTG_SPEED_FULL);
  216. }
  217. /* Flush the FIFOs */
  218. USB_FlushTxFifo(USBx , 0x10); /* all Tx FIFOs */
  219. USB_FlushRxFifo(USBx);
  220. /* Clear all pending Device Interrupts */
  221. USBx_DEVICE->DIEPMSK = 0;
  222. USBx_DEVICE->DOEPMSK = 0;
  223. USBx_DEVICE->DAINT = 0xFFFFFFFF;
  224. USBx_DEVICE->DAINTMSK = 0;
  225. for (i = 0; i < cfg.dev_endpoints; i++)
  226. {
  227. if ((USBx_INEP(i)->DIEPCTL & USB_OTG_DIEPCTL_EPENA) == USB_OTG_DIEPCTL_EPENA)
  228. {
  229. USBx_INEP(i)->DIEPCTL = (USB_OTG_DIEPCTL_EPDIS | USB_OTG_DIEPCTL_SNAK);
  230. }
  231. else
  232. {
  233. USBx_INEP(i)->DIEPCTL = 0;
  234. }
  235. USBx_INEP(i)->DIEPTSIZ = 0;
  236. USBx_INEP(i)->DIEPINT = 0xFF;
  237. }
  238. for (i = 0; i < cfg.dev_endpoints; i++)
  239. {
  240. if ((USBx_OUTEP(i)->DOEPCTL & USB_OTG_DOEPCTL_EPENA) == USB_OTG_DOEPCTL_EPENA)
  241. {
  242. USBx_OUTEP(i)->DOEPCTL = (USB_OTG_DOEPCTL_EPDIS | USB_OTG_DOEPCTL_SNAK);
  243. }
  244. else
  245. {
  246. USBx_OUTEP(i)->DOEPCTL = 0;
  247. }
  248. USBx_OUTEP(i)->DOEPTSIZ = 0;
  249. USBx_OUTEP(i)->DOEPINT = 0xFF;
  250. }
  251. USBx_DEVICE->DIEPMSK &= ~(USB_OTG_DIEPMSK_TXFURM);
  252. if (cfg.dma_enable == 1)
  253. {
  254. /*Set threshold parameters */
  255. USBx_DEVICE->DTHRCTL = (USB_OTG_DTHRCTL_TXTHRLEN_6 | USB_OTG_DTHRCTL_RXTHRLEN_6);
  256. USBx_DEVICE->DTHRCTL |= (USB_OTG_DTHRCTL_RXTHREN | USB_OTG_DTHRCTL_ISOTHREN | USB_OTG_DTHRCTL_NONISOTHREN);
  257. i= USBx_DEVICE->DTHRCTL;
  258. }
  259. /* Disable all interrupts. */
  260. USBx->GINTMSK = 0;
  261. /* Clear any pending interrupts */
  262. USBx->GINTSTS = 0xBFFFFFFF;
  263. /* Enable the common interrupts */
  264. if (cfg.dma_enable == DISABLE)
  265. {
  266. USBx->GINTMSK |= USB_OTG_GINTMSK_RXFLVLM;
  267. }
  268. /* Enable interrupts matching to the Device mode ONLY */
  269. USBx->GINTMSK |= (USB_OTG_GINTMSK_USBSUSPM | USB_OTG_GINTMSK_USBRST |\
  270. USB_OTG_GINTMSK_ENUMDNEM | USB_OTG_GINTMSK_IEPINT |\
  271. USB_OTG_GINTMSK_OEPINT | USB_OTG_GINTMSK_IISOIXFRM|\
  272. USB_OTG_GINTMSK_PXFRM_IISOOXFRM | USB_OTG_GINTMSK_WUIM);
  273. if(cfg.Sof_enable)
  274. {
  275. USBx->GINTMSK |= USB_OTG_GINTMSK_SOFM;
  276. }
  277. if (cfg.vbus_sensing_enable == ENABLE)
  278. {
  279. USBx->GINTMSK |= (USB_OTG_GINTMSK_SRQIM | USB_OTG_GINTMSK_OTGINT);
  280. }
  281. return HAL_OK;
  282. }
  283. /**
  284. * @brief USB_OTG_FlushTxFifo : Flush a Tx FIFO
  285. * @param USBx : Selected device
  286. * @param num : FIFO number
  287. * This parameter can be a value from 1 to 15
  288. 15 means Flush all Tx FIFOs
  289. * @retval HAL status
  290. */
  291. HAL_StatusTypeDef USB_FlushTxFifo (USB_OTG_GlobalTypeDef *USBx, uint32_t num )
  292. {
  293. uint32_t count = 0;
  294. USBx->GRSTCTL = ( USB_OTG_GRSTCTL_TXFFLSH |(uint32_t)( num << 5 ));
  295. do
  296. {
  297. if (++count > 200000)
  298. {
  299. return HAL_TIMEOUT;
  300. }
  301. }
  302. while ((USBx->GRSTCTL & USB_OTG_GRSTCTL_TXFFLSH) == USB_OTG_GRSTCTL_TXFFLSH);
  303. return HAL_OK;
  304. }
  305. /**
  306. * @brief USB_FlushRxFifo : Flush Rx FIFO
  307. * @param USBx : Selected device
  308. * @retval HAL status
  309. */
  310. HAL_StatusTypeDef USB_FlushRxFifo(USB_OTG_GlobalTypeDef *USBx)
  311. {
  312. uint32_t count = 0;
  313. USBx->GRSTCTL = USB_OTG_GRSTCTL_RXFFLSH;
  314. do
  315. {
  316. if (++count > 200000)
  317. {
  318. return HAL_TIMEOUT;
  319. }
  320. }
  321. while ((USBx->GRSTCTL & USB_OTG_GRSTCTL_RXFFLSH) == USB_OTG_GRSTCTL_RXFFLSH);
  322. return HAL_OK;
  323. }
  324. /**
  325. * @brief USB_SetDevSpeed :Initializes the DevSpd field of DCFG register
  326. * depending the PHY type and the enumeration speed of the device.
  327. * @param USBx : Selected device
  328. * @param speed : device speed
  329. * This parameter can be one of the these values:
  330. * @arg USB_OTG_SPEED_HIGH: High speed mode
  331. * @arg USB_OTG_SPEED_HIGH_IN_FULL: High speed core in Full Speed mode
  332. * @arg USB_OTG_SPEED_FULL: Full speed mode
  333. * @arg USB_OTG_SPEED_LOW: Low speed mode
  334. * @retval Hal status
  335. */
  336. HAL_StatusTypeDef USB_SetDevSpeed(USB_OTG_GlobalTypeDef *USBx , uint8_t speed)
  337. {
  338. USBx_DEVICE->DCFG |= speed;
  339. return HAL_OK;
  340. }
  341. /**
  342. * @brief USB_GetDevSpeed :Return the Dev Speed
  343. * @param USBx : Selected device
  344. * @retval speed : device speed
  345. * This parameter can be one of the these values:
  346. * @arg USB_OTG_SPEED_HIGH: High speed mode
  347. * @arg USB_OTG_SPEED_FULL: Full speed mode
  348. * @arg USB_OTG_SPEED_LOW: Low speed mode
  349. */
  350. uint8_t USB_GetDevSpeed(USB_OTG_GlobalTypeDef *USBx)
  351. {
  352. uint8_t speed = 0;
  353. if((USBx_DEVICE->DSTS & USB_OTG_DSTS_ENUMSPD) == DSTS_ENUMSPD_HS_PHY_30MHZ_OR_60MHZ)
  354. {
  355. speed = USB_OTG_SPEED_HIGH;
  356. }
  357. else if (((USBx_DEVICE->DSTS & USB_OTG_DSTS_ENUMSPD) == DSTS_ENUMSPD_FS_PHY_30MHZ_OR_60MHZ)||
  358. ((USBx_DEVICE->DSTS & USB_OTG_DSTS_ENUMSPD) == DSTS_ENUMSPD_FS_PHY_48MHZ))
  359. {
  360. speed = USB_OTG_SPEED_FULL;
  361. }
  362. else if((USBx_DEVICE->DSTS & USB_OTG_DSTS_ENUMSPD) == DSTS_ENUMSPD_LS_PHY_6MHZ)
  363. {
  364. speed = USB_OTG_SPEED_LOW;
  365. }
  366. return speed;
  367. }
  368. /**
  369. * @brief Activate and configure an endpoint
  370. * @param USBx : Selected device
  371. * @param ep: pointer to endpoint structure
  372. * @retval HAL status
  373. */
  374. HAL_StatusTypeDef USB_ActivateEndpoint(USB_OTG_GlobalTypeDef *USBx, USB_OTG_EPTypeDef *ep)
  375. {
  376. if (ep->is_in == 1)
  377. {
  378. USBx_DEVICE->DAINTMSK |= USB_OTG_DAINTMSK_IEPM & ((1 << (ep->num)));
  379. if (((USBx_INEP(ep->num)->DIEPCTL) & USB_OTG_DIEPCTL_USBAEP) == 0)
  380. {
  381. USBx_INEP(ep->num)->DIEPCTL |= ((ep->maxpacket & USB_OTG_DIEPCTL_MPSIZ ) | (ep->type << 18 ) |\
  382. ((ep->num) << 22 ) | (USB_OTG_DIEPCTL_SD0PID_SEVNFRM) | (USB_OTG_DIEPCTL_USBAEP));
  383. }
  384. }
  385. else
  386. {
  387. USBx_DEVICE->DAINTMSK |= USB_OTG_DAINTMSK_OEPM & ((1 << (ep->num)) << 16);
  388. if (((USBx_OUTEP(ep->num)->DOEPCTL) & USB_OTG_DOEPCTL_USBAEP) == 0)
  389. {
  390. USBx_OUTEP(ep->num)->DOEPCTL |= ((ep->maxpacket & USB_OTG_DOEPCTL_MPSIZ ) | (ep->type << 18 ) |\
  391. (USB_OTG_DIEPCTL_SD0PID_SEVNFRM)| (USB_OTG_DOEPCTL_USBAEP));
  392. }
  393. }
  394. return HAL_OK;
  395. }
  396. /**
  397. * @brief Activate and configure a dedicated endpoint
  398. * @param USBx : Selected device
  399. * @param ep: pointer to endpoint structure
  400. * @retval HAL status
  401. */
  402. HAL_StatusTypeDef USB_ActivateDedicatedEndpoint(USB_OTG_GlobalTypeDef *USBx, USB_OTG_EPTypeDef *ep)
  403. {
  404. static __IO uint32_t debug = 0;
  405. /* Read DEPCTLn register */
  406. if (ep->is_in == 1)
  407. {
  408. if (((USBx_INEP(ep->num)->DIEPCTL) & USB_OTG_DIEPCTL_USBAEP) == 0)
  409. {
  410. USBx_INEP(ep->num)->DIEPCTL |= ((ep->maxpacket & USB_OTG_DIEPCTL_MPSIZ ) | (ep->type << 18 ) |\
  411. ((ep->num) << 22 ) | (USB_OTG_DIEPCTL_SD0PID_SEVNFRM) | (USB_OTG_DIEPCTL_USBAEP));
  412. }
  413. debug |= ((ep->maxpacket & USB_OTG_DIEPCTL_MPSIZ ) | (ep->type << 18 ) |\
  414. ((ep->num) << 22 ) | (USB_OTG_DIEPCTL_SD0PID_SEVNFRM) | (USB_OTG_DIEPCTL_USBAEP));
  415. USBx_DEVICE->DEACHMSK |= USB_OTG_DAINTMSK_IEPM & ((1 << (ep->num)));
  416. }
  417. else
  418. {
  419. if (((USBx_OUTEP(ep->num)->DOEPCTL) & USB_OTG_DOEPCTL_USBAEP) == 0)
  420. {
  421. USBx_OUTEP(ep->num)->DOEPCTL |= ((ep->maxpacket & USB_OTG_DOEPCTL_MPSIZ ) | (ep->type << 18 ) |\
  422. ((ep->num) << 22 ) | (USB_OTG_DOEPCTL_USBAEP));
  423. debug = (uint32_t)(((uint32_t )USBx) + USB_OTG_OUT_ENDPOINT_BASE + (0)*USB_OTG_EP_REG_SIZE);
  424. debug = (uint32_t )&USBx_OUTEP(ep->num)->DOEPCTL;
  425. debug |= ((ep->maxpacket & USB_OTG_DOEPCTL_MPSIZ ) | (ep->type << 18 ) |\
  426. ((ep->num) << 22 ) | (USB_OTG_DOEPCTL_USBAEP));
  427. }
  428. USBx_DEVICE->DEACHMSK |= USB_OTG_DAINTMSK_OEPM & ((1 << (ep->num)) << 16);
  429. }
  430. return HAL_OK;
  431. }
  432. /**
  433. * @brief De-activate and de-initialize an endpoint
  434. * @param USBx : Selected device
  435. * @param ep: pointer to endpoint structure
  436. * @retval HAL status
  437. */
  438. HAL_StatusTypeDef USB_DeactivateEndpoint(USB_OTG_GlobalTypeDef *USBx, USB_OTG_EPTypeDef *ep)
  439. {
  440. /* Read DEPCTLn register */
  441. if (ep->is_in == 1)
  442. {
  443. USBx_DEVICE->DEACHMSK &= ~(USB_OTG_DAINTMSK_IEPM & ((1 << (ep->num))));
  444. USBx_DEVICE->DAINTMSK &= ~(USB_OTG_DAINTMSK_IEPM & ((1 << (ep->num))));
  445. USBx_INEP(ep->num)->DIEPCTL &= ~ USB_OTG_DIEPCTL_USBAEP;
  446. }
  447. else
  448. {
  449. USBx_DEVICE->DEACHMSK &= ~(USB_OTG_DAINTMSK_OEPM & ((1 << (ep->num)) << 16));
  450. USBx_DEVICE->DAINTMSK &= ~(USB_OTG_DAINTMSK_OEPM & ((1 << (ep->num)) << 16));
  451. USBx_OUTEP(ep->num)->DOEPCTL &= ~USB_OTG_DOEPCTL_USBAEP;
  452. }
  453. return HAL_OK;
  454. }
  455. /**
  456. * @brief De-activate and de-initialize a dedicated endpoint
  457. * @param USBx : Selected device
  458. * @param ep: pointer to endpoint structure
  459. * @retval HAL status
  460. */
  461. HAL_StatusTypeDef USB_DeactivateDedicatedEndpoint(USB_OTG_GlobalTypeDef *USBx, USB_OTG_EPTypeDef *ep)
  462. {
  463. /* Read DEPCTLn register */
  464. if (ep->is_in == 1)
  465. {
  466. USBx_INEP(ep->num)->DIEPCTL &= ~ USB_OTG_DIEPCTL_USBAEP;
  467. USBx_DEVICE->DAINTMSK &= ~(USB_OTG_DAINTMSK_IEPM & ((1 << (ep->num))));
  468. }
  469. else
  470. {
  471. USBx_OUTEP(ep->num)->DOEPCTL &= ~USB_OTG_DOEPCTL_USBAEP;
  472. USBx_DEVICE->DAINTMSK &= ~(USB_OTG_DAINTMSK_OEPM & ((1 << (ep->num)) << 16));
  473. }
  474. return HAL_OK;
  475. }
  476. /**
  477. * @brief USB_EPStartXfer : setup and starts a transfer over an EP
  478. * @param USBx : Selected device
  479. * @param ep: pointer to endpoint structure
  480. * @param dma: USB dma enabled or disabled
  481. * This parameter can be one of the these values:
  482. * 0 : DMA feature not used
  483. * 1 : DMA feature used
  484. * @retval HAL status
  485. */
  486. HAL_StatusTypeDef USB_EPStartXfer(USB_OTG_GlobalTypeDef *USBx , USB_OTG_EPTypeDef *ep, uint8_t dma)
  487. {
  488. uint16_t pktcnt = 0;
  489. /* IN endpoint */
  490. if (ep->is_in == 1)
  491. {
  492. /* Zero Length Packet? */
  493. if (ep->xfer_len == 0)
  494. {
  495. USBx_INEP(ep->num)->DIEPTSIZ &= ~(USB_OTG_DIEPTSIZ_PKTCNT);
  496. USBx_INEP(ep->num)->DIEPTSIZ |= (USB_OTG_DIEPTSIZ_PKTCNT & (1 << 19)) ;
  497. USBx_INEP(ep->num)->DIEPTSIZ &= ~(USB_OTG_DIEPTSIZ_XFRSIZ);
  498. }
  499. else
  500. {
  501. /* Program the transfer size and packet count
  502. * as follows: xfersize = N * maxpacket +
  503. * short_packet pktcnt = N + (short_packet
  504. * exist ? 1 : 0)
  505. */
  506. USBx_INEP(ep->num)->DIEPTSIZ &= ~(USB_OTG_DIEPTSIZ_XFRSIZ);
  507. USBx_INEP(ep->num)->DIEPTSIZ &= ~(USB_OTG_DIEPTSIZ_PKTCNT);
  508. USBx_INEP(ep->num)->DIEPTSIZ |= (USB_OTG_DIEPTSIZ_PKTCNT & (((ep->xfer_len + ep->maxpacket -1)/ ep->maxpacket) << 19)) ;
  509. USBx_INEP(ep->num)->DIEPTSIZ |= (USB_OTG_DIEPTSIZ_XFRSIZ & ep->xfer_len);
  510. if (ep->type == EP_TYPE_ISOC)
  511. {
  512. USBx_INEP(ep->num)->DIEPTSIZ &= ~(USB_OTG_DIEPTSIZ_MULCNT);
  513. USBx_INEP(ep->num)->DIEPTSIZ |= (USB_OTG_DIEPTSIZ_MULCNT & (1 << 29));
  514. }
  515. }
  516. if (dma == 1)
  517. {
  518. USBx_INEP(ep->num)->DIEPDMA = (uint32_t)(ep->dma_addr);
  519. }
  520. else
  521. {
  522. if (ep->type != EP_TYPE_ISOC)
  523. {
  524. /* Enable the Tx FIFO Empty Interrupt for this EP */
  525. if (ep->xfer_len > 0)
  526. {
  527. USBx_DEVICE->DIEPEMPMSK |= 1 << ep->num;
  528. }
  529. }
  530. }
  531. if (ep->type == EP_TYPE_ISOC)
  532. {
  533. if ((USBx_DEVICE->DSTS & ( 1 << 8 )) == 0)
  534. {
  535. USBx_INEP(ep->num)->DIEPCTL |= USB_OTG_DIEPCTL_SODDFRM;
  536. }
  537. else
  538. {
  539. USBx_INEP(ep->num)->DIEPCTL |= USB_OTG_DIEPCTL_SD0PID_SEVNFRM;
  540. }
  541. }
  542. /* EP enable, IN data in FIFO */
  543. USBx_INEP(ep->num)->DIEPCTL |= (USB_OTG_DIEPCTL_CNAK | USB_OTG_DIEPCTL_EPENA);
  544. if (ep->type == EP_TYPE_ISOC)
  545. {
  546. USB_WritePacket(USBx, ep->xfer_buff, ep->num, ep->xfer_len, dma);
  547. }
  548. }
  549. else /* OUT endpoint */
  550. {
  551. /* Program the transfer size and packet count as follows:
  552. * pktcnt = N
  553. * xfersize = N * maxpacket
  554. */
  555. USBx_OUTEP(ep->num)->DOEPTSIZ &= ~(USB_OTG_DOEPTSIZ_XFRSIZ);
  556. USBx_OUTEP(ep->num)->DOEPTSIZ &= ~(USB_OTG_DOEPTSIZ_PKTCNT);
  557. if (ep->xfer_len == 0)
  558. {
  559. USBx_OUTEP(ep->num)->DOEPTSIZ |= (USB_OTG_DOEPTSIZ_XFRSIZ & ep->maxpacket);
  560. USBx_OUTEP(ep->num)->DOEPTSIZ |= (USB_OTG_DOEPTSIZ_PKTCNT & (1 << 19)) ;
  561. }
  562. else
  563. {
  564. pktcnt = (ep->xfer_len + ep->maxpacket -1)/ ep->maxpacket;
  565. USBx_OUTEP(ep->num)->DOEPTSIZ |= (USB_OTG_DOEPTSIZ_PKTCNT & (pktcnt << 19)); ;
  566. USBx_OUTEP(ep->num)->DOEPTSIZ |= (USB_OTG_DOEPTSIZ_XFRSIZ & (ep->maxpacket * pktcnt));
  567. }
  568. if (dma == 1)
  569. {
  570. USBx_OUTEP(ep->num)->DOEPDMA = (uint32_t)ep->xfer_buff;
  571. }
  572. if (ep->type == EP_TYPE_ISOC)
  573. {
  574. if ((USBx_DEVICE->DSTS & ( 1 << 8 )) == 0)
  575. {
  576. USBx_OUTEP(ep->num)->DOEPCTL |= USB_OTG_DOEPCTL_SODDFRM;
  577. }
  578. else
  579. {
  580. USBx_OUTEP(ep->num)->DOEPCTL |= USB_OTG_DOEPCTL_SD0PID_SEVNFRM;
  581. }
  582. }
  583. /* EP enable */
  584. USBx_OUTEP(ep->num)->DOEPCTL |= (USB_OTG_DOEPCTL_CNAK | USB_OTG_DOEPCTL_EPENA);
  585. }
  586. return HAL_OK;
  587. }
  588. /**
  589. * @brief USB_EP0StartXfer : setup and starts a transfer over the EP 0
  590. * @param USBx : Selected device
  591. * @param ep: pointer to endpoint structure
  592. * @param dma: USB dma enabled or disabled
  593. * This parameter can be one of the these values:
  594. * 0 : DMA feature not used
  595. * 1 : DMA feature used
  596. * @retval HAL status
  597. */
  598. HAL_StatusTypeDef USB_EP0StartXfer(USB_OTG_GlobalTypeDef *USBx , USB_OTG_EPTypeDef *ep, uint8_t dma)
  599. {
  600. /* IN endpoint */
  601. if (ep->is_in == 1)
  602. {
  603. /* Zero Length Packet? */
  604. if (ep->xfer_len == 0)
  605. {
  606. USBx_INEP(ep->num)->DIEPTSIZ &= ~(USB_OTG_DIEPTSIZ_PKTCNT);
  607. USBx_INEP(ep->num)->DIEPTSIZ |= (USB_OTG_DIEPTSIZ_PKTCNT & (1 << 19)) ;
  608. USBx_INEP(ep->num)->DIEPTSIZ &= ~(USB_OTG_DIEPTSIZ_XFRSIZ);
  609. }
  610. else
  611. {
  612. /* Program the transfer size and packet count
  613. * as follows: xfersize = N * maxpacket +
  614. * short_packet pktcnt = N + (short_packet
  615. * exist ? 1 : 0)
  616. */
  617. USBx_INEP(ep->num)->DIEPTSIZ &= ~(USB_OTG_DIEPTSIZ_XFRSIZ);
  618. USBx_INEP(ep->num)->DIEPTSIZ &= ~(USB_OTG_DIEPTSIZ_PKTCNT);
  619. if(ep->xfer_len > ep->maxpacket)
  620. {
  621. ep->xfer_len = ep->maxpacket;
  622. }
  623. USBx_INEP(ep->num)->DIEPTSIZ |= (USB_OTG_DIEPTSIZ_PKTCNT & (1 << 19)) ;
  624. USBx_INEP(ep->num)->DIEPTSIZ |= (USB_OTG_DIEPTSIZ_XFRSIZ & ep->xfer_len);
  625. }
  626. if (dma == 1)
  627. {
  628. USBx_INEP(ep->num)->DIEPDMA = (uint32_t)(ep->dma_addr);
  629. }
  630. else
  631. {
  632. /* Enable the Tx FIFO Empty Interrupt for this EP */
  633. if (ep->xfer_len > 0)
  634. {
  635. USBx_DEVICE->DIEPEMPMSK |= 1 << (ep->num);
  636. }
  637. }
  638. /* EP enable, IN data in FIFO */
  639. USBx_INEP(ep->num)->DIEPCTL |= (USB_OTG_DIEPCTL_CNAK | USB_OTG_DIEPCTL_EPENA);
  640. }
  641. else /* OUT endpoint */
  642. {
  643. /* Program the transfer size and packet count as follows:
  644. * pktcnt = N
  645. * xfersize = N * maxpacket
  646. */
  647. USBx_OUTEP(ep->num)->DOEPTSIZ &= ~(USB_OTG_DOEPTSIZ_XFRSIZ);
  648. USBx_OUTEP(ep->num)->DOEPTSIZ &= ~(USB_OTG_DOEPTSIZ_PKTCNT);
  649. if (ep->xfer_len > 0)
  650. {
  651. ep->xfer_len = ep->maxpacket;
  652. }
  653. USBx_OUTEP(ep->num)->DOEPTSIZ |= (USB_OTG_DOEPTSIZ_PKTCNT & (1 << 19));
  654. USBx_OUTEP(ep->num)->DOEPTSIZ |= (USB_OTG_DOEPTSIZ_XFRSIZ & (ep->maxpacket));
  655. if (dma == 1)
  656. {
  657. USBx_OUTEP(ep->num)->DOEPDMA = (uint32_t)(ep->xfer_buff);
  658. }
  659. /* EP enable */
  660. USBx_OUTEP(ep->num)->DOEPCTL |= (USB_OTG_DOEPCTL_CNAK | USB_OTG_DOEPCTL_EPENA);
  661. }
  662. return HAL_OK;
  663. }
  664. /**
  665. * @brief USB_WritePacket : Writes a packet into the Tx FIFO associated
  666. * with the EP/channel
  667. * @param USBx : Selected device
  668. * @param src : pointer to source buffer
  669. * @param ch_ep_num : endpoint or host channel number
  670. * @param len : Number of bytes to write
  671. * @param dma: USB dma enabled or disabled
  672. * This parameter can be one of the these values:
  673. * 0 : DMA feature not used
  674. * 1 : DMA feature used
  675. * @retval HAL status
  676. */
  677. HAL_StatusTypeDef USB_WritePacket(USB_OTG_GlobalTypeDef *USBx, uint8_t *src, uint8_t ch_ep_num, uint16_t len, uint8_t dma)
  678. {
  679. uint32_t count32b= 0 , i= 0;
  680. if (dma == 0)
  681. {
  682. count32b = (len + 3) / 4;
  683. for (i = 0; i < count32b; i++, src += 4)
  684. {
  685. USBx_DFIFO(ch_ep_num) = *((__packed uint32_t *)src);
  686. }
  687. }
  688. return HAL_OK;
  689. }
  690. /**
  691. * @brief USB_ReadPacket : read a packet from the Tx FIFO associated
  692. * with the EP/channel
  693. * @param USBx : Selected device
  694. * @param src : source pointer
  695. * @param ch_ep_num : endpoint or host channel number
  696. * @param len : Number of bytes to read
  697. * @param dma: USB dma enabled or disabled
  698. * This parameter can be one of the these values:
  699. * 0 : DMA feature not used
  700. * 1 : DMA feature used
  701. * @retval pointer to destination buffer
  702. */
  703. void *USB_ReadPacket(USB_OTG_GlobalTypeDef *USBx, uint8_t *dest, uint16_t len)
  704. {
  705. uint32_t i=0;
  706. uint32_t count32b = (len + 3) / 4;
  707. for ( i = 0; i < count32b; i++, dest += 4 )
  708. {
  709. *(__packed uint32_t *)dest = USBx_DFIFO(0);
  710. }
  711. return ((void *)dest);
  712. }
  713. /**
  714. * @brief USB_EPSetStall : set a stall condition over an EP
  715. * @param USBx : Selected device
  716. * @param ep: pointer to endpoint structure
  717. * @retval HAL status
  718. */
  719. HAL_StatusTypeDef USB_EPSetStall(USB_OTG_GlobalTypeDef *USBx , USB_OTG_EPTypeDef *ep)
  720. {
  721. if (ep->is_in == 1)
  722. {
  723. if (((USBx_INEP(ep->num)->DIEPCTL) & USB_OTG_DIEPCTL_EPENA) == 0)
  724. {
  725. USBx_INEP(ep->num)->DIEPCTL &= ~(USB_OTG_DIEPCTL_EPDIS);
  726. }
  727. USBx_INEP(ep->num)->DIEPCTL |= USB_OTG_DIEPCTL_STALL;
  728. }
  729. else
  730. {
  731. if (((USBx_OUTEP(ep->num)->DOEPCTL) & USB_OTG_DOEPCTL_EPENA) == 0)
  732. {
  733. USBx_OUTEP(ep->num)->DOEPCTL &= ~(USB_OTG_DOEPCTL_EPDIS);
  734. }
  735. USBx_OUTEP(ep->num)->DOEPCTL |= USB_OTG_DOEPCTL_STALL;
  736. }
  737. return HAL_OK;
  738. }
  739. /**
  740. * @brief USB_EPClearStall : Clear a stall condition over an EP
  741. * @param USBx : Selected device
  742. * @param ep: pointer to endpoint structure
  743. * @retval HAL status
  744. */
  745. HAL_StatusTypeDef USB_EPClearStall(USB_OTG_GlobalTypeDef *USBx, USB_OTG_EPTypeDef *ep)
  746. {
  747. if (ep->is_in == 1)
  748. {
  749. USBx_INEP(ep->num)->DIEPCTL &= ~USB_OTG_DIEPCTL_STALL;
  750. if (ep->type == EP_TYPE_INTR || ep->type == EP_TYPE_BULK)
  751. {
  752. USBx_INEP(ep->num)->DIEPCTL |= USB_OTG_DIEPCTL_SD0PID_SEVNFRM; /* DATA0 */
  753. }
  754. }
  755. else
  756. {
  757. USBx_OUTEP(ep->num)->DOEPCTL &= ~USB_OTG_DOEPCTL_STALL;
  758. if (ep->type == EP_TYPE_INTR || ep->type == EP_TYPE_BULK)
  759. {
  760. USBx_OUTEP(ep->num)->DOEPCTL |= USB_OTG_DOEPCTL_SD0PID_SEVNFRM; /* DATA0 */
  761. }
  762. }
  763. return HAL_OK;
  764. }
  765. /**
  766. * @brief USB_StopDevice : Stop the usb device mode
  767. * @param USBx : Selected device
  768. * @retval HAL status
  769. */
  770. HAL_StatusTypeDef USB_StopDevice(USB_OTG_GlobalTypeDef *USBx)
  771. {
  772. uint32_t i;
  773. /* Clear Pending interrupt */
  774. for (i = 0; i < 15 ; i++)
  775. {
  776. USBx_INEP(i)->DIEPINT = 0xFF;
  777. USBx_OUTEP(i)->DOEPINT = 0xFF;
  778. }
  779. USBx_DEVICE->DAINT = 0xFFFFFFFF;
  780. /* Clear interrupt masks */
  781. USBx_DEVICE->DIEPMSK = 0;
  782. USBx_DEVICE->DOEPMSK = 0;
  783. USBx_DEVICE->DAINTMSK = 0;
  784. /* Flush the FIFO */
  785. USB_FlushRxFifo(USBx);
  786. USB_FlushTxFifo(USBx , 0x10 );
  787. return HAL_OK;
  788. }
  789. /**
  790. * @brief USB_SetDevAddress : Stop the usb device mode
  791. * @param USBx : Selected device
  792. * @param address : new device address to be assigned
  793. * This parameter can be a value from 0 to 255
  794. * @retval HAL status
  795. */
  796. HAL_StatusTypeDef USB_SetDevAddress (USB_OTG_GlobalTypeDef *USBx, uint8_t address)
  797. {
  798. USBx_DEVICE->DCFG &= ~ (USB_OTG_DCFG_DAD);
  799. USBx_DEVICE->DCFG |= (address << 4) & USB_OTG_DCFG_DAD ;
  800. return HAL_OK;
  801. }
  802. /**
  803. * @brief USB_DevConnect : Connect the USB device by enabling the pull-up/pull-down
  804. * @param USBx : Selected device
  805. * @retval HAL status
  806. */
  807. HAL_StatusTypeDef USB_DevConnect (USB_OTG_GlobalTypeDef *USBx)
  808. {
  809. USBx_DEVICE->DCTL &= ~USB_OTG_DCTL_SDIS ;
  810. HAL_Delay(3);
  811. return HAL_OK;
  812. }
  813. /**
  814. * @brief USB_DevDisconnect : Disconnect the USB device by disabling the pull-up/pull-down
  815. * @param USBx : Selected device
  816. * @retval HAL status
  817. */
  818. HAL_StatusTypeDef USB_DevDisconnect (USB_OTG_GlobalTypeDef *USBx)
  819. {
  820. USBx_DEVICE->DCTL |= USB_OTG_DCTL_SDIS ;
  821. HAL_Delay(3);
  822. return HAL_OK;
  823. }
  824. /**
  825. * @brief USB_ReadInterrupts: return the global USB interrupt status
  826. * @param USBx : Selected device
  827. * @retval HAL status
  828. */
  829. uint32_t USB_ReadInterrupts (USB_OTG_GlobalTypeDef *USBx)
  830. {
  831. uint32_t v = 0;
  832. v = USBx->GINTSTS;
  833. v &= USBx->GINTMSK;
  834. return v;
  835. }
  836. /**
  837. * @brief USB_ReadDevAllOutEpInterrupt: return the USB device OUT endpoints interrupt status
  838. * @param USBx : Selected device
  839. * @retval HAL status
  840. */
  841. uint32_t USB_ReadDevAllOutEpInterrupt (USB_OTG_GlobalTypeDef *USBx)
  842. {
  843. uint32_t v;
  844. v = USBx_DEVICE->DAINT;
  845. v &= USBx_DEVICE->DAINTMSK;
  846. return ((v & 0xffff0000) >> 16);
  847. }
  848. /**
  849. * @brief USB_ReadDevAllInEpInterrupt: return the USB device IN endpoints interrupt status
  850. * @param USBx : Selected device
  851. * @retval HAL status
  852. */
  853. uint32_t USB_ReadDevAllInEpInterrupt (USB_OTG_GlobalTypeDef *USBx)
  854. {
  855. uint32_t v;
  856. v = USBx_DEVICE->DAINT;
  857. v &= USBx_DEVICE->DAINTMSK;
  858. return ((v & 0xFFFF));
  859. }
  860. /**
  861. * @brief Returns Device OUT EP Interrupt register
  862. * @param USBx : Selected device
  863. * @param epnum : endpoint number
  864. * This parameter can be a value from 0 to 15
  865. * @retval Device OUT EP Interrupt register
  866. */
  867. uint32_t USB_ReadDevOutEPInterrupt (USB_OTG_GlobalTypeDef *USBx , uint8_t epnum)
  868. {
  869. uint32_t v;
  870. v = USBx_OUTEP(epnum)->DOEPINT;
  871. v &= USBx_DEVICE->DOEPMSK;
  872. return v;
  873. }
  874. /**
  875. * @brief Returns Device IN EP Interrupt register
  876. * @param USBx : Selected device
  877. * @param epnum : endpoint number
  878. * This parameter can be a value from 0 to 15
  879. * @retval Device IN EP Interrupt register
  880. */
  881. uint32_t USB_ReadDevInEPInterrupt (USB_OTG_GlobalTypeDef *USBx , uint8_t epnum)
  882. {
  883. uint32_t v, msk, emp;
  884. msk = USBx_DEVICE->DIEPMSK;
  885. emp = USBx_DEVICE->DIEPEMPMSK;
  886. msk |= ((emp >> epnum) & 0x1) << 7;
  887. v = USBx_INEP(epnum)->DIEPINT & msk;
  888. return v;
  889. }
  890. /**
  891. * @brief USB_ClearInterrupts: clear a USB interrupt
  892. * @param USBx : Selected device
  893. * @param interrupt : interrupt flag
  894. * @retval None
  895. */
  896. void USB_ClearInterrupts (USB_OTG_GlobalTypeDef *USBx, uint32_t interrupt)
  897. {
  898. USBx->GINTSTS |= interrupt;
  899. }
  900. /**
  901. * @brief Returns USB core mode
  902. * @param USBx : Selected device
  903. * @retval return core mode : Host or Device
  904. * This parameter can be one of the these values:
  905. * 0 : Host
  906. * 1 : Device
  907. */
  908. uint32_t USB_GetMode(USB_OTG_GlobalTypeDef *USBx)
  909. {
  910. return ((USBx->GINTSTS ) & 0x1);
  911. }
  912. /**
  913. * @brief Activate EP0 for Setup transactions
  914. * @param USBx : Selected device
  915. * @retval HAL status
  916. */
  917. HAL_StatusTypeDef USB_ActivateSetup (USB_OTG_GlobalTypeDef *USBx)
  918. {
  919. /* Set the MPS of the IN EP based on the enumeration speed */
  920. USBx_INEP(0)->DIEPCTL &= ~USB_OTG_DIEPCTL_MPSIZ;
  921. if((USBx_DEVICE->DSTS & USB_OTG_DSTS_ENUMSPD) == DSTS_ENUMSPD_LS_PHY_6MHZ)
  922. {
  923. USBx_INEP(0)->DIEPCTL |= 3;
  924. }
  925. USBx_DEVICE->DCTL |= USB_OTG_DCTL_CGINAK;
  926. return HAL_OK;
  927. }
  928. /**
  929. * @brief Prepare the EP0 to start the first control setup
  930. * @param USBx : Selected device
  931. * @param dma: USB dma enabled or disabled
  932. * This parameter can be one of the these values:
  933. * 0 : DMA feature not used
  934. * 1 : DMA feature used
  935. * @param psetup : pointer to setup packet
  936. * @retval HAL status
  937. */
  938. HAL_StatusTypeDef USB_EP0_OutStart(USB_OTG_GlobalTypeDef *USBx, uint8_t dma, uint8_t *psetup)
  939. {
  940. USBx_OUTEP(0)->DOEPTSIZ = 0;
  941. USBx_OUTEP(0)->DOEPTSIZ |= (USB_OTG_DOEPTSIZ_PKTCNT & (1 << 19)) ;
  942. USBx_OUTEP(0)->DOEPTSIZ |= (3 * 8);
  943. USBx_OUTEP(0)->DOEPTSIZ |= USB_OTG_DOEPTSIZ_STUPCNT;
  944. if (dma == 1)
  945. {
  946. USBx_OUTEP(0)->DOEPDMA = (uint32_t)psetup;
  947. /* EP enable */
  948. USBx_OUTEP(0)->DOEPCTL = 0x80008000;
  949. }
  950. return HAL_OK;
  951. }
  952. /**
  953. * @brief Reset the USB Core (needed after USB clock settings change)
  954. * @param USBx : Selected device
  955. * @retval HAL status
  956. */
  957. static HAL_StatusTypeDef USB_CoreReset(USB_OTG_GlobalTypeDef *USBx)
  958. {
  959. uint32_t count = 0;
  960. /* Wait for AHB master IDLE state. */
  961. do
  962. {
  963. if (++count > 200000)
  964. {
  965. return HAL_TIMEOUT;
  966. }
  967. }
  968. while ((USBx->GRSTCTL & USB_OTG_GRSTCTL_AHBIDL) == 0);
  969. /* Core Soft Reset */
  970. count = 0;
  971. USBx->GRSTCTL |= USB_OTG_GRSTCTL_CSRST;
  972. do
  973. {
  974. if (++count > 200000)
  975. {
  976. return HAL_TIMEOUT;
  977. }
  978. }
  979. while ((USBx->GRSTCTL & USB_OTG_GRSTCTL_CSRST) == USB_OTG_GRSTCTL_CSRST);
  980. return HAL_OK;
  981. }
  982. /**
  983. * @brief USB_HostInit : Initializes the USB OTG controller registers
  984. * for Host mode
  985. * @param USBx : Selected device
  986. * @param cfg : pointer to a USB_OTG_CfgTypeDef structure that contains
  987. * the configuration information for the specified USBx peripheral.
  988. * @retval HAL status
  989. */
  990. HAL_StatusTypeDef USB_HostInit (USB_OTG_GlobalTypeDef *USBx, USB_OTG_CfgTypeDef cfg)
  991. {
  992. uint32_t i;
  993. /* Restart the Phy Clock */
  994. USBx_PCGCCTL = 0;
  995. /* Activate VBUS Sensing B */
  996. #if defined(STM32F446xx)
  997. USBx->GCCFG |= USB_OTG_GCCFG_VBDEN;
  998. #else
  999. USBx->GCCFG &=~ (USB_OTG_GCCFG_VBUSASEN);
  1000. USBx->GCCFG &=~ (USB_OTG_GCCFG_VBUSBSEN);
  1001. USBx->GCCFG |= USB_OTG_GCCFG_NOVBUSSENS;
  1002. #endif /* STM32F446xx */
  1003. /* Disable the FS/LS support mode only */
  1004. if((cfg.speed == USB_OTG_SPEED_FULL)&&
  1005. (USBx != USB_OTG_FS))
  1006. {
  1007. USBx_HOST->HCFG |= USB_OTG_HCFG_FSLSS;
  1008. }
  1009. else
  1010. {
  1011. USBx_HOST->HCFG &= ~(USB_OTG_HCFG_FSLSS);
  1012. }
  1013. /* Make sure the FIFOs are flushed. */
  1014. USB_FlushTxFifo(USBx, 0x10 ); /* all Tx FIFOs */
  1015. USB_FlushRxFifo(USBx);
  1016. /* Clear all pending HC Interrupts */
  1017. for (i = 0; i < cfg.Host_channels; i++)
  1018. {
  1019. USBx_HC(i)->HCINT = 0xFFFFFFFF;
  1020. USBx_HC(i)->HCINTMSK = 0;
  1021. }
  1022. /* Enable VBUS driving */
  1023. USB_DriveVbus(USBx, 1);
  1024. HAL_Delay(200);
  1025. /* Disable all interrupts. */
  1026. USBx->GINTMSK = 0;
  1027. /* Clear any pending interrupts */
  1028. USBx->GINTSTS = 0xFFFFFFFF;
  1029. if(USBx == USB_OTG_FS)
  1030. {
  1031. /* set Rx FIFO size */
  1032. USBx->GRXFSIZ = (uint32_t )0x80;
  1033. USBx->DIEPTXF0_HNPTXFSIZ = (uint32_t )(((0x60 << 16)& USB_OTG_NPTXFD) | 0x80);
  1034. USBx->HPTXFSIZ = (uint32_t )(((0x40 << 16)& USB_OTG_HPTXFSIZ_PTXFD) | 0xE0);
  1035. }
  1036. else
  1037. {
  1038. /* set Rx FIFO size */
  1039. USBx->GRXFSIZ = (uint32_t )0x200;
  1040. USBx->DIEPTXF0_HNPTXFSIZ = (uint32_t )(((0x100 << 16)& USB_OTG_NPTXFD) | 0x200);
  1041. USBx->HPTXFSIZ = (uint32_t )(((0xE0 << 16)& USB_OTG_HPTXFSIZ_PTXFD) | 0x300);
  1042. }
  1043. /* Enable the common interrupts */
  1044. if (cfg.dma_enable == DISABLE)
  1045. {
  1046. USBx->GINTMSK |= USB_OTG_GINTMSK_RXFLVLM;
  1047. }
  1048. /* Enable interrupts matching to the Host mode ONLY */
  1049. USBx->GINTMSK |= (USB_OTG_GINTMSK_PRTIM | USB_OTG_GINTMSK_HCIM |\
  1050. USB_OTG_GINTMSK_SOFM |USB_OTG_GINTSTS_DISCINT|\
  1051. USB_OTG_GINTMSK_PXFRM_IISOOXFRM | USB_OTG_GINTMSK_WUIM);
  1052. return HAL_OK;
  1053. }
  1054. /**
  1055. * @brief USB_InitFSLSPClkSel : Initializes the FSLSPClkSel field of the
  1056. * HCFG register on the PHY type and set the right frame interval
  1057. * @param USBx : Selected device
  1058. * @param freq : clock frequency
  1059. * This parameter can be one of the these values:
  1060. * HCFG_48_MHZ : Full Speed 48 MHz Clock
  1061. * HCFG_6_MHZ : Low Speed 6 MHz Clock
  1062. * @retval HAL status
  1063. */
  1064. HAL_StatusTypeDef USB_InitFSLSPClkSel(USB_OTG_GlobalTypeDef *USBx , uint8_t freq)
  1065. {
  1066. USBx_HOST->HCFG &= ~(USB_OTG_HCFG_FSLSPCS);
  1067. USBx_HOST->HCFG |= (freq & USB_OTG_HCFG_FSLSPCS);
  1068. if (freq == HCFG_48_MHZ)
  1069. {
  1070. USBx_HOST->HFIR = (uint32_t)48000;
  1071. }
  1072. else if (freq == HCFG_6_MHZ)
  1073. {
  1074. USBx_HOST->HFIR = (uint32_t)6000;
  1075. }
  1076. return HAL_OK;
  1077. }
  1078. /**
  1079. * @brief USB_OTG_ResetPort : Reset Host Port
  1080. * @param USBx : Selected device
  1081. * @retval HAL status
  1082. * @note : (1)The application must wait at least 10 ms
  1083. * before clearing the reset bit.
  1084. */
  1085. HAL_StatusTypeDef USB_ResetPort(USB_OTG_GlobalTypeDef *USBx)
  1086. {
  1087. __IO uint32_t hprt0;
  1088. hprt0 = USBx_HPRT0;
  1089. hprt0 &= ~(USB_OTG_HPRT_PENA | USB_OTG_HPRT_PCDET |\
  1090. USB_OTG_HPRT_PENCHNG | USB_OTG_HPRT_POCCHNG );
  1091. USBx_HPRT0 = (USB_OTG_HPRT_PRST | hprt0);
  1092. HAL_Delay (10); /* See Note #1 */
  1093. USBx_HPRT0 = ((~USB_OTG_HPRT_PRST) & hprt0);
  1094. return HAL_OK;
  1095. }
  1096. /**
  1097. * @brief USB_DriveVbus : activate or de-activate vbus
  1098. * @param state : VBUS state
  1099. * This parameter can be one of the these values:
  1100. * 0 : VBUS Active
  1101. * 1 : VBUS Inactive
  1102. * @retval HAL status
  1103. */
  1104. HAL_StatusTypeDef USB_DriveVbus (USB_OTG_GlobalTypeDef *USBx, uint8_t state)
  1105. {
  1106. __IO uint32_t hprt0;
  1107. hprt0 = USBx_HPRT0;
  1108. hprt0 &= ~(USB_OTG_HPRT_PENA | USB_OTG_HPRT_PCDET |\
  1109. USB_OTG_HPRT_PENCHNG | USB_OTG_HPRT_POCCHNG );
  1110. if (((hprt0 & USB_OTG_HPRT_PPWR) == 0 ) && (state == 1 ))
  1111. {
  1112. USBx_HPRT0 = (USB_OTG_HPRT_PPWR | hprt0);
  1113. }
  1114. if (((hprt0 & USB_OTG_HPRT_PPWR) == USB_OTG_HPRT_PPWR) && (state == 0 ))
  1115. {
  1116. USBx_HPRT0 = ((~USB_OTG_HPRT_PPWR) & hprt0);
  1117. }
  1118. return HAL_OK;
  1119. }
  1120. /**
  1121. * @brief Return Host Core speed
  1122. * @param USBx : Selected device
  1123. * @retval speed : Host speed
  1124. * This parameter can be one of the these values:
  1125. * @arg USB_OTG_SPEED_HIGH: High speed mode
  1126. * @arg USB_OTG_SPEED_FULL: Full speed mode
  1127. * @arg USB_OTG_SPEED_LOW: Low speed mode
  1128. */
  1129. uint32_t USB_GetHostSpeed (USB_OTG_GlobalTypeDef *USBx)
  1130. {
  1131. __IO uint32_t hprt0;
  1132. hprt0 = USBx_HPRT0;
  1133. return ((hprt0 & USB_OTG_HPRT_PSPD) >> 17);
  1134. }
  1135. /**
  1136. * @brief Return Host Current Frame number
  1137. * @param USBx : Selected device
  1138. * @retval current frame number
  1139. */
  1140. uint32_t USB_GetCurrentFrame (USB_OTG_GlobalTypeDef *USBx)
  1141. {
  1142. return (USBx_HOST->HFNUM & USB_OTG_HFNUM_FRNUM);
  1143. }
  1144. /**
  1145. * @brief Initialize a host channel
  1146. * @param USBx : Selected device
  1147. * @param ch_num : Channel number
  1148. * This parameter can be a value from 1 to 15
  1149. * @param epnum : Endpoint number
  1150. * This parameter can be a value from 1 to 15
  1151. * @param dev_address : Current device address
  1152. * This parameter can be a value from 0 to 255
  1153. * @param speed : Current device speed
  1154. * This parameter can be one of the these values:
  1155. * @arg USB_OTG_SPEED_HIGH: High speed mode
  1156. * @arg USB_OTG_SPEED_FULL: Full speed mode
  1157. * @arg USB_OTG_SPEED_LOW: Low speed mode
  1158. * @param ep_type : Endpoint Type
  1159. * This parameter can be one of the these values:
  1160. * @arg EP_TYPE_CTRL: Control type
  1161. * @arg EP_TYPE_ISOC: Isochronous type
  1162. * @arg EP_TYPE_BULK: Bulk type
  1163. * @arg EP_TYPE_INTR: Interrupt type
  1164. * @param mps : Max Packet Size
  1165. * This parameter can be a value from 0 to32K
  1166. * @retval HAL state
  1167. */
  1168. HAL_StatusTypeDef USB_HC_Init(USB_OTG_GlobalTypeDef *USBx,
  1169. uint8_t ch_num,
  1170. uint8_t epnum,
  1171. uint8_t dev_address,
  1172. uint8_t speed,
  1173. uint8_t ep_type,
  1174. uint16_t mps)
  1175. {
  1176. /* Clear old interrupt conditions for this host channel. */
  1177. USBx_HC(ch_num)->HCINT = 0xFFFFFFFF;
  1178. /* Enable channel interrupts required for this transfer. */
  1179. switch (ep_type)
  1180. {
  1181. case EP_TYPE_CTRL:
  1182. case EP_TYPE_BULK:
  1183. USBx_HC(ch_num)->HCINTMSK = USB_OTG_HCINTMSK_XFRCM |\
  1184. USB_OTG_HCINTMSK_STALLM |\
  1185. USB_OTG_HCINTMSK_TXERRM |\
  1186. USB_OTG_HCINTMSK_DTERRM |\
  1187. USB_OTG_HCINTMSK_AHBERR |\
  1188. USB_OTG_HCINTMSK_NAKM ;
  1189. if (epnum & 0x80)
  1190. {
  1191. USBx_HC(ch_num)->HCINTMSK |= USB_OTG_HCINTMSK_BBERRM;
  1192. }
  1193. else
  1194. {
  1195. if(USBx != USB_OTG_FS)
  1196. {
  1197. USBx_HC(ch_num)->HCINTMSK |= (USB_OTG_HCINTMSK_NYET | USB_OTG_HCINTMSK_ACKM);
  1198. }
  1199. }
  1200. break;
  1201. case EP_TYPE_INTR:
  1202. USBx_HC(ch_num)->HCINTMSK = USB_OTG_HCINTMSK_XFRCM |\
  1203. USB_OTG_HCINTMSK_STALLM |\
  1204. USB_OTG_HCINTMSK_TXERRM |\
  1205. USB_OTG_HCINTMSK_DTERRM |\
  1206. USB_OTG_HCINTMSK_NAKM |\
  1207. USB_OTG_HCINTMSK_AHBERR |\
  1208. USB_OTG_HCINTMSK_FRMORM ;
  1209. if (epnum & 0x80)
  1210. {
  1211. USBx_HC(ch_num)->HCINTMSK |= USB_OTG_HCINTMSK_BBERRM;
  1212. }
  1213. break;
  1214. case EP_TYPE_ISOC:
  1215. USBx_HC(ch_num)->HCINTMSK = USB_OTG_HCINTMSK_XFRCM |\
  1216. USB_OTG_HCINTMSK_ACKM |\
  1217. USB_OTG_HCINTMSK_AHBERR |\
  1218. USB_OTG_HCINTMSK_FRMORM ;
  1219. if (epnum & 0x80)
  1220. {
  1221. USBx_HC(ch_num)->HCINTMSK |= (USB_OTG_HCINTMSK_TXERRM | USB_OTG_HCINTMSK_BBERRM);
  1222. }
  1223. break;
  1224. }
  1225. /* Enable the top level host channel interrupt. */
  1226. USBx_HOST->HAINTMSK |= (1 << ch_num);
  1227. /* Make sure host channel interrupts are enabled. */
  1228. USBx->GINTMSK |= USB_OTG_GINTMSK_HCIM;
  1229. /* Program the HCCHAR register */
  1230. USBx_HC(ch_num)->HCCHAR = (((dev_address << 22) & USB_OTG_HCCHAR_DAD) |\
  1231. (((epnum & 0x7F)<< 11) & USB_OTG_HCCHAR_EPNUM)|\
  1232. ((((epnum & 0x80) == 0x80)<< 15) & USB_OTG_HCCHAR_EPDIR)|\
  1233. (((speed == HPRT0_PRTSPD_LOW_SPEED)<< 17) & USB_OTG_HCCHAR_LSDEV)|\
  1234. ((ep_type << 18) & USB_OTG_HCCHAR_EPTYP)|\
  1235. (mps & USB_OTG_HCCHAR_MPSIZ));
  1236. if (ep_type == EP_TYPE_INTR)
  1237. {
  1238. USBx_HC(ch_num)->HCCHAR |= USB_OTG_HCCHAR_ODDFRM ;
  1239. }
  1240. return HAL_OK;
  1241. }
  1242. /**
  1243. * @brief Start a transfer over a host channel
  1244. * @param USBx : Selected device
  1245. * @param hc : pointer to host channel structure
  1246. * @param dma: USB dma enabled or disabled
  1247. * This parameter can be one of the these values:
  1248. * 0 : DMA feature not used
  1249. * 1 : DMA feature used
  1250. * @retval HAL state
  1251. */
  1252. #if defined (__CC_ARM) /*!< ARM Compiler */
  1253. #pragma O0
  1254. #elif defined (__GNUC__) /*!< GNU Compiler */
  1255. #pragma GCC optimize ("O0")
  1256. #endif /* __CC_ARM */
  1257. HAL_StatusTypeDef USB_HC_StartXfer(USB_OTG_GlobalTypeDef *USBx, USB_OTG_HCTypeDef *hc, uint8_t dma)
  1258. {
  1259. uint8_t is_oddframe = 0;
  1260. uint16_t len_words = 0;
  1261. uint16_t num_packets = 0;
  1262. uint16_t max_hc_pkt_count = 256;
  1263. if((USBx != USB_OTG_FS) && (hc->speed == USB_OTG_SPEED_HIGH))
  1264. {
  1265. if((dma == 0) && (hc->do_ping == 1))
  1266. {
  1267. USB_DoPing(USBx, hc->ch_num);
  1268. return HAL_OK;
  1269. }
  1270. else if(dma == 1)
  1271. {
  1272. USBx_HC(hc->ch_num)->HCINTMSK &= ~(USB_OTG_HCINTMSK_NYET | USB_OTG_HCINTMSK_ACKM);
  1273. hc->do_ping = 0;
  1274. }
  1275. }
  1276. /* Compute the expected number of packets associated to the transfer */
  1277. if (hc->xfer_len > 0)
  1278. {
  1279. num_packets = (hc->xfer_len + hc->max_packet - 1) / hc->max_packet;
  1280. if (num_packets > max_hc_pkt_count)
  1281. {
  1282. num_packets = max_hc_pkt_count;
  1283. hc->xfer_len = num_packets * hc->max_packet;
  1284. }
  1285. }
  1286. else
  1287. {
  1288. num_packets = 1;
  1289. }
  1290. if (hc->ep_is_in)
  1291. {
  1292. hc->xfer_len = num_packets * hc->max_packet;
  1293. }
  1294. /* Initialize the HCTSIZn register */
  1295. USBx_HC(hc->ch_num)->HCTSIZ = (((hc->xfer_len) & USB_OTG_HCTSIZ_XFRSIZ)) |\
  1296. ((num_packets << 19) & USB_OTG_HCTSIZ_PKTCNT) |\
  1297. (((hc->data_pid) << 29) & USB_OTG_HCTSIZ_DPID);
  1298. if (dma)
  1299. {
  1300. /* xfer_buff MUST be 32-bits aligned */
  1301. USBx_HC(hc->ch_num)->HCDMA = (uint32_t)hc->xfer_buff;
  1302. }
  1303. is_oddframe = (USBx_HOST->HFNUM & 0x01) ? 0 : 1;
  1304. USBx_HC(hc->ch_num)->HCCHAR &= ~USB_OTG_HCCHAR_ODDFRM;
  1305. USBx_HC(hc->ch_num)->HCCHAR |= (is_oddframe << 29);
  1306. /* Set host channel enable */
  1307. USBx_HC(hc->ch_num)->HCCHAR &= ~USB_OTG_HCCHAR_CHDIS;
  1308. USBx_HC(hc->ch_num)->HCCHAR |= USB_OTG_HCCHAR_CHENA;
  1309. if (dma == 0) /* Slave mode */
  1310. {
  1311. if((hc->ep_is_in == 0) && (hc->xfer_len > 0))
  1312. {
  1313. switch(hc->ep_type)
  1314. {
  1315. /* Non periodic transfer */
  1316. case EP_TYPE_CTRL:
  1317. case EP_TYPE_BULK:
  1318. len_words = (hc->xfer_len + 3) / 4;
  1319. /* check if there is enough space in FIFO space */
  1320. if(len_words > (USBx->HNPTXSTS & 0xFFFF))
  1321. {
  1322. /* need to process data in nptxfempty interrupt */
  1323. USBx->GINTMSK |= USB_OTG_GINTMSK_NPTXFEM;
  1324. }
  1325. break;
  1326. /* Periodic transfer */
  1327. case EP_TYPE_INTR:
  1328. case EP_TYPE_ISOC:
  1329. len_words = (hc->xfer_len + 3) / 4;
  1330. /* check if there is enough space in FIFO space */
  1331. if(len_words > (USBx_HOST->HPTXSTS & 0xFFFF)) /* split the transfer */
  1332. {
  1333. /* need to process data in ptxfempty interrupt */
  1334. USBx->GINTMSK |= USB_OTG_GINTMSK_PTXFEM;
  1335. }
  1336. break;
  1337. default:
  1338. break;
  1339. }
  1340. /* Write packet into the Tx FIFO. */
  1341. USB_WritePacket(USBx, hc->xfer_buff, hc->ch_num, hc->xfer_len, 0);
  1342. }
  1343. }
  1344. return HAL_OK;
  1345. }
  1346. /**
  1347. * @brief Read all host channel interrupts status
  1348. * @param USBx : Selected device
  1349. * @retval HAL state
  1350. */
  1351. uint32_t USB_HC_ReadInterrupt (USB_OTG_GlobalTypeDef *USBx)
  1352. {
  1353. return ((USBx_HOST->HAINT) & 0xFFFF);
  1354. }
  1355. /**
  1356. * @brief Halt a host channel
  1357. * @param USBx : Selected device
  1358. * @param hc_num : Host Channel number
  1359. * This parameter can be a value from 1 to 15
  1360. * @retval HAL state
  1361. */
  1362. HAL_StatusTypeDef USB_HC_Halt(USB_OTG_GlobalTypeDef *USBx , uint8_t hc_num)
  1363. {
  1364. uint32_t count = 0;
  1365. /* Check for space in the request queue to issue the halt. */
  1366. if (((USBx_HC(hc_num)->HCCHAR) & (HCCHAR_CTRL << 18)) || ((USBx_HC(hc_num)->HCCHAR) & (HCCHAR_BULK << 18)))
  1367. {
  1368. USBx_HC(hc_num)->HCCHAR |= USB_OTG_HCCHAR_CHDIS;
  1369. if ((USBx->HNPTXSTS & 0xFFFF) == 0)
  1370. {
  1371. USBx_HC(hc_num)->HCCHAR &= ~USB_OTG_HCCHAR_CHENA;
  1372. USBx_HC(hc_num)->HCCHAR |= USB_OTG_HCCHAR_CHENA;
  1373. USBx_HC(hc_num)->HCCHAR &= ~USB_OTG_HCCHAR_EPDIR;
  1374. do
  1375. {
  1376. if (++count > 1000)
  1377. {
  1378. break;
  1379. }
  1380. }
  1381. while ((USBx_HC(hc_num)->HCCHAR & USB_OTG_HCCHAR_CHENA) == USB_OTG_HCCHAR_CHENA);
  1382. }
  1383. else
  1384. {
  1385. USBx_HC(hc_num)->HCCHAR |= USB_OTG_HCCHAR_CHENA;
  1386. }
  1387. }
  1388. else
  1389. {
  1390. USBx_HC(hc_num)->HCCHAR |= USB_OTG_HCCHAR_CHDIS;
  1391. if ((USBx_HOST->HPTXSTS & 0xFFFF) == 0)
  1392. {
  1393. USBx_HC(hc_num)->HCCHAR &= ~USB_OTG_HCCHAR_CHENA;
  1394. USBx_HC(hc_num)->HCCHAR |= USB_OTG_HCCHAR_CHENA;
  1395. USBx_HC(hc_num)->HCCHAR &= ~USB_OTG_HCCHAR_EPDIR;
  1396. do
  1397. {
  1398. if (++count > 1000)
  1399. {
  1400. break;
  1401. }
  1402. }
  1403. while ((USBx_HC(hc_num)->HCCHAR & USB_OTG_HCCHAR_CHENA) == USB_OTG_HCCHAR_CHENA);
  1404. }
  1405. else
  1406. {
  1407. USBx_HC(hc_num)->HCCHAR |= USB_OTG_HCCHAR_CHENA;
  1408. }
  1409. }
  1410. return HAL_OK;
  1411. }
  1412. /**
  1413. * @brief Initiate Do Ping protocol
  1414. * @param USBx : Selected device
  1415. * @param hc_num : Host Channel number
  1416. * This parameter can be a value from 1 to 15
  1417. * @retval HAL state
  1418. */
  1419. HAL_StatusTypeDef USB_DoPing(USB_OTG_GlobalTypeDef *USBx , uint8_t ch_num)
  1420. {
  1421. uint8_t num_packets = 1;
  1422. USBx_HC(ch_num)->HCTSIZ = ((num_packets << 19) & USB_OTG_HCTSIZ_PKTCNT) |\
  1423. USB_OTG_HCTSIZ_DOPING;
  1424. /* Set host channel enable */
  1425. USBx_HC(ch_num)->HCCHAR &= ~USB_OTG_HCCHAR_CHDIS;
  1426. USBx_HC(ch_num)->HCCHAR |= USB_OTG_HCCHAR_CHENA;
  1427. return HAL_OK;
  1428. }
  1429. /**
  1430. * @brief Stop Host Core
  1431. * @param USBx : Selected device
  1432. * @retval HAL state
  1433. */
  1434. HAL_StatusTypeDef USB_StopHost(USB_OTG_GlobalTypeDef *USBx)
  1435. {
  1436. uint8_t i;
  1437. uint32_t count = 0;
  1438. uint32_t value;
  1439. USB_DisableGlobalInt(USBx);
  1440. /* Flush FIFO */
  1441. USB_FlushTxFifo(USBx, 0x10);
  1442. USB_FlushRxFifo(USBx);
  1443. /* Flush out any leftover queued requests. */
  1444. for (i = 0; i <= 15; i++)
  1445. {
  1446. value = USBx_HC(i)->HCCHAR ;
  1447. value |= USB_OTG_HCCHAR_CHDIS;
  1448. value &= ~USB_OTG_HCCHAR_CHENA;
  1449. value &= ~USB_OTG_HCCHAR_EPDIR;
  1450. USBx_HC(i)->HCCHAR = value;
  1451. }
  1452. /* Halt all channels to put them into a known state. */
  1453. for (i = 0; i <= 15; i++)
  1454. {
  1455. value = USBx_HC(i)->HCCHAR ;
  1456. value |= USB_OTG_HCCHAR_CHDIS;
  1457. value |= USB_OTG_HCCHAR_CHENA;
  1458. value &= ~USB_OTG_HCCHAR_EPDIR;
  1459. USBx_HC(i)->HCCHAR = value;
  1460. do
  1461. {
  1462. if (++count > 1000)
  1463. {
  1464. break;
  1465. }
  1466. }
  1467. while ((USBx_HC(i)->HCCHAR & USB_OTG_HCCHAR_CHENA) == USB_OTG_HCCHAR_CHENA);
  1468. }
  1469. /* Clear any pending Host interrupts */
  1470. USBx_HOST->HAINT = 0xFFFFFFFF;
  1471. USBx->GINTSTS = 0xFFFFFFFF;
  1472. USB_EnableGlobalInt(USBx);
  1473. return HAL_OK;
  1474. }
  1475. /**
  1476. * @}
  1477. */
  1478. #endif /* defined (HAL_PCD_MODULE_ENABLED) || defined (HAL_HCD_MODULE_ENABLED) */
  1479. /**
  1480. * @}
  1481. */
  1482. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/